SPRS292A − OCTOBER 2005 − REVISED NOVEMBER 2005
signal groups description (continued)
ED[31:0] | 32 | |
Data | ||
CE3 | Memory | |
Control | ||
CE2 | ||
Memory Map | ||
CE1 | ||
Space Select | ||
CE0 | ||
| ||
EA[21:2] | 20 | |
Address | ||
| Bus | |
BE3 | Arbitration | |
BE2 | Byte Enables | |
BE1 | ||
| ||
BE0 | EMIF | |
| ||
| (External Memory Interface) |
TOUT1 | Timer 1 | Timer 0 | |
TINP1 | |||
|
| ||
|
| Timers | |
| McBSP1 | McBSP0 | |
CLKX1 |
|
| |
FSX1 | Transmit | Transmit | |
DX1 |
|
| |
CLKR1 |
|
| |
FSR1 | Receive | Receive | |
DR1† |
|
| |
CLKS1† | Clock | Clock | |
|
| McBSPs | |
| (Multichannel Buffered Serial Ports) |
ECLKIN
ECLKOUT
ARE/SDCAS/SSADS AOE/SDRAS/SSOE AWE/SDWE/SSWE ARDY
HOLD
HOLDA
BUSREQ
TOUT0
TINP0
CLKX0
FSX0
DX0
CLKR0
FSR0
DR0
CLKS0
†For proper device operation, these pins must be externally pulled up with a
Figure 4. Peripheral Signals
18 | POST OFFICE BOX 1443 • HOUSTON, TEXAS 77251−1443 |