List of Figures xvii
Figure 19-28 SPI 1 Master Using DATA_READY Edge Trigger Timing Diagram. . . . . . 19-32
Figure 19-29 SPI 1 Master Using DATA_READY Level Trigger Timing Diagram . . . . . 19-33
Figure 19-30 SPI 1 Master “Don’t Care” DATA_READY Timing Diagram . . . . . . . . . . . 19-33
Figure 19-31 SPI 1 Slave FIFO Advanced by Bit Count Timing Diagram . . . . . . . . . . . . . 19-33
Figure 19-32 SPI 1 Slave FIFO Advanced by SS Rising Edge Timing Diagram . . . . . . . . 19-34
Figure 19-33 Normal Mode Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19-35
Figure 19-34 Emulation Mode Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19-35
Figure 19-35 Bootstrap Mode Timing Diagram. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19-36
Figure 20-1 MC68VZ328 TQFP Pin Assignments—Top View . . . . . . . . . . . . . . . . . . . . . 20-2
Figure 20-2 MC68VZ328 TQFP Mechanical Drawing. . . . . . . . . . . . . . . . . . . . . . . . . . . . 20-3
Figure 20-3 MC68VZ328 MAPBGA Pin Assignments—Top View. . . . . . . . . . . . . . . . . . 20-4
Figure 20-4 MC68VZ328 MAPBGA Mechanical Drawing . . . . . . . . . . . . . . . . . . . . . . . . 20-5