10-38 MC68VZ328 User’s Manual
Programming Model
10.4.11.2 Port M Data Register
The settings for the PMDATA register bit positions are shown in Table10-52.

PMDATA Port M Data Register 0x(FF)FFF449

Port M is multiplexed with the SDRAM controller signals. These pins can be programmed as GPIO when
the SDRAM I/O signals are not in use.
These bits control or report the data on the pins while the associated SELx bits are high. While the DIRx
bits are high (output), the Dx bits control the pins. While the DIRx bits are low (input), the Dx bits report
the signal driving the pins. The Dx bits can be written at any time. Bits that are configured as inputs will
accept the data, but the data written to each cannot be accessed unt il t he cor respond ing pin i s conf igure d as
an output. The actual value on the pin is reported when these bits are read, regardless of whether they are
configured as input or output.
BIT 7654321BIT 0
D5 D4 D3 D2 D1 D0
TYPE rw rw rw rw rw rw
RESET
00100000
0x20*
*Actual bit value depends on external circuits connected to pin.
Table 10-52. Port M Data Register Description
Name Description Setting
Reserved
Bits 7–6 Reserved These bits are reserved and should be set to 0.
Dx
Bits 5–0 Data—These bits reflect the
status of the I/O signal in an
8-bit system.
0 = Drives the output signal low when DIRx is set to 1 or the
external signal is low when DIRx is set to 0
1 = Drives the output signal high when DIRx is set to 1 or the
external signal is high when DIRx is set to 0