20-2 MC68VZ328 User’s Manual

TQFP Pin Assignments

20.2 TQFP Pin Assignments

Figure 20-1 provides a top view of TQFP pin assignments.

Figure 20-1. MC68VZ328 TQFP Pin Assignments—Top View

PM0/SDCLK
PM1/SDCE
PM2/DQMH
PM3/DQML
PM4/SDA10
PM5/DMOE
NC
PG0/BUSW/DTACK
RESET
VDD
LVDD
OE
UWE/UB
LWE/LB
PG1/A0
MA0/A1
MA1/A2
MA2/A3
MA3/A4
VSS
VSS
MA4/A5
MA5/A6
MA6/A7
MA7/A8
MA8/A9
MA9/A10
MA10/A11
MA11/A12
MA12/A13
VDD
MA13/A14
MA14/A15
MA15/A16
110
109
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
144
143
VSS
VSS
71
72
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
37
38
PB5/CSD1/CAS1
PK1/RW
PK0/DATA_READY/PWMO2
VSS
PB6/TOUT/TIN
PB7/PWMO1
PC0/LD0
PC1/LD1
PC2/LD2
PC3/LD3
PC4/LFRM
PC5/LLP
VDD
LVDD
PC6/LCLK
PC7/LACD
PF0/CONTRAST
PD0/INT0
PD1/INT1
PD2/INT2
PD3/INT3
PD4/IRQ1
VSS
VSS
PD5/IRQ2
PD6/IRQ3
PD7/IRQ6
PF1/IRQ5
PF2/CLKO
PJ0/MOSI
PJ1/MISO
PJ2/SPICLK1
PJ3/SS
NC
VDD
VDD
2
1
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
36
35
107
108
106
105
104
103
102
101
100
99
98
97
96
95
94
93
92
91
90
89
88
87
86
85
84
83
82
81
80
79
78
77
76
75
73
74
A17
A18
A19
PF3/A20
PF4/A21
PF5/A22
PF6/A23
LVDD
VDD
PJ4/RXD2
PJ5/TXD2
PJ6/RTS2
PJ7/CTS2
VSS
VSS
PE0/SPITXD
PE1/SPIRXD
PE2/SPICLK2
PE3/DWE/UCLK
PE4/RXD1
PE5/TXD1
PE6/RTS1
PE7/CTS1
NC
VDD
PG2/EMUIRQ
PG3/HIZ/P/D
PG4/EMUCS
PG5/EMUBRK
VSS
VSS
EXTAL
XTAL
LVDD
VSS
VSS
D0/PA0
D1/PA1
D2/PA2
D3/PA3
D4/PA4
D5/PA5
D6/PA6
D7/PA7
VSS
VSS
D8
D9
D10
D11
D12
D13
D14
D15
LVDD
VDD
PK7/LD7
PK6/LD6
PK5/LD5
PK4/LD4
PK3/UDS
PK2/LDS
CSA0
PF7/CSA1
VSS
PB0/CSB0
PB1/CSB1/SDWE
PB2/CSC0/RAS0
PB3/CSC1/RAS1
PB4/CSD0/CAS0
VDD
VSS

MC68VZ328

Top View