Intel 830 Alphabetical Signals Reference, Signal Description Sheet 1, Name Type Description, Ads#

Page 66

Land Listing and Signal Descriptions

4.2Alphabetical Signals Reference

Table 4-3. Signal Description (Sheet 1 of 8)

Name

Type

 

Description

 

 

 

 

 

 

A[35:3]# (Address) define a 236-byte physical memory address space. In sub-

 

 

phase 1 of the address phase, these signals transmit the address of a

 

 

transaction. In sub-phase 2, these signals transmit transaction type information.

 

 

These signals must connect the appropriate pins/lands of all agents on the

A[35:3]#

Input/

processor FSB. A[35:3]# are protected by parity signals AP[1:0]#. A[35:3]# are

Output

source synchronous signals and are latched into the receiving buffers by

 

 

 

ADSTB[1:0]#.

 

 

 

 

On the active-to-inactive transition of RESET#, the processor samples a subset

 

 

of the A[35:3]# signals to determine power-on configuration. See Section 6.1 for

 

 

more details.

 

 

 

 

 

 

 

If A20M# (Address-20 Mask) is asserted, the processor masks physical

 

 

address bit 20 (A20#) before looking up a line in any internal cache and before

 

 

driving a read/write transaction on the bus. Asserting A20M# emulates the 8086

A20M#

Input

processor's address wrap-around at the 1-MB boundary. Assertion of A20M# is

only supported in real mode.

 

 

 

 

 

 

 

 

A20M# is an asynchronous signal. However, to ensure recognition of this signal

 

 

following an Input/Output write instruction, it must be valid along with the

 

 

TRDY# assertion of the corresponding Input/Output write bus transaction.

 

 

 

 

 

ADS# (Address Strobe) is asserted to indicate the validity of the transaction

 

Input/

address on the A[35:3]# and REQ[4:0]# signals. All bus agents observe the

ADS#

ADS# activation to begin parity checking, protocol checking, address decode,

Output

 

internal snoop, or deferred reply ID match operations associated with the new

 

 

 

 

transaction.

 

 

 

 

 

 

 

Address strobes are used to latch A[35:3]# and REQ[4:0]# on their rising and

 

 

falling edges. Strobes are associated with signals as shown below.

ADSTB[1:0]#

Input/

Signals

Associated Strobe

 

Output

 

 

 

 

REQ[4:0]#, A[16:3]#

ADSTB0#

 

 

 

 

 

 

A[35:17]#

ADSTB1#

 

 

 

 

 

 

AP[1:0]# (Address Parity) are driven by the request initiator along with ADS#,

 

 

A[35:3]#, and the transaction type on the REQ[4:0]#. A correct parity signal is

 

 

high if an even number of covered signals are low and low if an odd number of

 

 

covered signals are low. This allows parity to be high when all the covered

 

 

signals are high. AP[1:0]# should connect the appropriate pins/lands of all

 

 

processor FSB agents. The following table defines the coverage model of these

AP[1:0]#

Input/

signals.

 

 

 

 

 

Output

 

 

 

 

Request Signals

Subphase 1

Subphase 2

 

 

 

 

A[35:24]#

AP0#

AP1#

 

 

A[23:3]#

AP1#

AP0#

 

 

REQ[4:0]#

AP1#

AP0#

 

 

 

 

 

The differential pair BCLK (Bus Clock) determines the FSB frequency. All

 

 

processor FSB agents must receive these signals to drive their outputs and

BCLK[1:0]

Input

latch their inputs.

 

 

 

 

All external timing parameters are specified with respect to the rising edge of

 

 

BCLK0 crossing VCROSS.

 

 

66

Datasheet

Image 66
Contents Datasheet Intel Pentium D Processor 800Δ SequenceContents Contents Halt and Enhanced Halt Powerdown States Figures Tables Revision History Revision Description DateInitial release May Contents Intel Pentium D Processor 800 Sequence Features Contents Introduction Terminology Processor Packaging TerminologyReferences ReferencesIntroduction Decoupling Guidelines Electrical SpecificationsPower and Ground Lands VCC DecouplingVoltage Identification FSB DecouplingVoltage Identification Definition VID5 VID4 VID3 VID2 VID1 VID0Reserved, Unused, FC and Testhi Signals Symbol Parameter Min Max Unit Voltage and Current SpecificationsDC Voltage and Current Specifications Absolute Maximum and Minimum RatingsVID Voltage and Current SpecificationsSymbol Parameter Min Typ Max Unit Vttout ICC065 Icc a Voltage Deviation from VID Setting V 1, 2000 072Icc a 013 033 000 019007 026 020 040Icc a Magnitude of V CC overshoot above VID 050 VCC Overshoot SpecificationVCC Overshoot Specifications Time duration of V CC overshoot above VIDSignaling Specifications FSB Signal GroupsDie Voltage Validation Signals FSB Signal GroupsSignal Group Signals Associated Strobe2 GTL+ Asynchronous Signals Signal CharacteristicsSignal Reference Voltages 11. GTL+ Signal Group DC Specifications FSB DC Specifications10. BSEL20 and VID50 Signal Group DC Specifications Symbol Parameter Max Unit12. Pwrgood Input and TAP Signal Group DC Specifications 13. GTL+ Asynchronous Signal Group DC SpecificationsSymbol Parameter Min Typ Max Units 14. Vttpwrgd DC Specifications15. Bootselect and MSID10 DC Specifications 16. GTL+ Bus Voltage Definitions17. Core Frequency to FSB Multiplier Configuration Clock SpecificationsFSB Frequency Select Signals FSB Clock BCLK10 and Processor ClockingFSB Frequency Phase Lock Loop PLL and Filter18. BSEL20 Frequency Table for BCLK10 133 MHzPhase Lock Loop PLL Filter Requirements Package Mechanical Specifications Package Mechanical DrawingProcessor Package Drawing Package Mechanical Specifications Package Mechanical Specifications Processor Component Keep-Out Zones Package Loading SpecificationsProcessor Loading Specifications Package Handling GuidelinesProcessor Materials Package Insertion SpecificationsProcessor Mass Specification Processor MarkingsProcessor Top-Side Marking Example Intel Pentium D Processor Processor Land Coordinates Processor Land Coordinates, Top ViewLand Listing and Signal Descriptions Processor Land AssignmentsLandout Diagram Top View Left Side Landout Diagram Top View Right Side Land Name Signal Buffer Direction Type Alphabetical Land AssignmentsDBI0# GTLREF1 VCC AC8 VCC AK8 Vccmb AN5 VSS AA3 VSS AJ4 E11 Power/Other Vssmb AN6 Land Land Name Signal Buffer Direction Type Numerical Land AssignmentReserved ADS# Reserved DEFER# J12 N30 AA1 Vttoutright AD4 VSS AH1 VSS AK2 VSS AN1 VSS Request Signals Alphabetical Signals ReferenceSignal Description Sheet 1 Name Type DescriptionSignal Description Sheet 2 NameSignal Description Sheet 3 Bus Signal Data Bus SignalsData Group Signal Description Sheet 4 Signal Description Sheet 5 Signal Description Sheet 6 RESET#Pwrgood Signal Description Sheet 7 Signal Description Sheet 8 Land Listing and Signal Descriptions Thermal Specifications and Design Considerations Processor Thermal SpecificationsThermal Specifications Processor Thermal Specifications Minimum Maximum T C CGHz Power Maximum T C Thermal Profile for the Pentium D Processor with PRB=1Power Thermal Profile for the Pentium D Processor with PRB=0Processor Thermal Features Thermal MetrologyThermal Monitor On-Demand Mode PROCHOT# SignalFORCEPR# Signal Pin Thermal Diode THERMTRIP# SignalTcontrol and Fan Speed Reduction Thermal Diode ParametersSignal Name Land Number Signal Description Thermal Diode InterfaceDiode anode Thermal Specifications and Design Considerations Clock Control and Low Power States FeaturesPower-On Configuration Options Power-On Configuration Option SignalsHalt and Enhanced Halt Powerdown States Normal StateEnhanced Halt Powerdown State Stop-Grant StateEnhanced Halt Snoop or Halt Snoop State, Grant Snoop State Enhanced Intel SpeedStep TechnologyBoxed Processor Specifications Mechanical Representation of the Boxed ProcessorMechanical Specifications Boxed Processor Cooling Solution DimensionsBoxed Processor Fan Heatsink Weight Fan Heatsink Power SupplyElectrical Requirements Description Min Typ Max Unit Fan Heatsink Power and Signal Specifications+12 V 12 volt fan power supply Sense frequencyThermal Specifications Boxed Processor Cooling RequirementsBoxed Processor Specifications Variable Speed Fan Boxed Processor Fan Boxed Processor Fan SpeedFan operates at its highest speed Boxed Processor Specifications Mechanical Representation of the Boxed Processor Cooling Solution Dimensions Assembly Stack Including the Support and Retention Module Boxed Processor Support and Retention Module SRMSense Sense frequency ControlDatasheet 101 Boxed Processor TMA Set Points Boxed Processor Boxed Processor Fan SpeedDatasheet 103 104 Mechanical Considerations Debug Tools SpecificationsLogic Analyzer Interface LAI Electrical Considerations106

830 specifications

The Intel 830 chipset, introduced in the early 2000s, marked a significant evolution in Intel's chipset architecture for desktop and mobile computing. Known for its support of the Pentium 4 processors, the 830 chipset was tailored for both performance and stability, making it an appealing choice for OEMs and enthusiasts alike.

One of the standout features of the Intel 830 chipset is its support for DDR SDRAM, providing a much-needed boost in memory bandwidth compared to its predecessors. With dual-channel memory support, the chipset could utilize two memory modules simultaneously, which effectively doubled the data transfer rate and enhanced overall system performance. This made the Intel 830 particularly beneficial for applications requiring high memory throughput, such as multimedia processing and gaming.

Another important characteristic of the Intel 830 was its integrated graphics support, featuring Intel's Extreme Graphics technology. This integration allowed for decent graphics performance without the need for a dedicated GPU, making it suitable for budget systems and everyday computing tasks. However, for power users and gaming enthusiasts, the option to incorporate a discrete graphics card remained available through the provided PCI Express x16 slot.

The Intel 830 chipset also boasted advanced I/O capabilities, including support for USB 2.0, which provided faster data transfer rates compared to USB 1.1, and enhanced IDE interfaces for connecting hard drives and optical devices. With its Hyper-Threading technology support, the chipset allowed for improved multitasking efficiency, enabling a single processor to execute multiple threads simultaneously, a feature that was particularly beneficial in server environments and complex computing tasks.

In terms of connectivity, the Intel 830 supported multiple bus interfaces, including PCI Express and AGP, thereby enabling users to expand their systems with various add-on cards. This flexibility contributed to the chipset's longevity in the marketplace, as it catered to a wide range of user needs from light computing to intensive gaming and content creation.

In summary, the Intel 830 chipset combined enhanced memory capabilities, integrated graphics performance, robust I/O features, and flexible expansion options, making it a versatile choice for various computing environments during its time. It played a key role in shaping the landscape of early 2000s computing, paving the way for future advancements in chipset technology. Its legacy continues to influence modern computing architectures, illustrating the lasting impact of Intel’s innovative design principles.