Intel 31154 manual Figures, Tables

Page 4

Contents

 

 

 

 

7.2.4.2 PICMG 1.2 System Overview

52

8

Power Considerations

57

 

8.1

Analog Power Pins

57

 

8.2

Power Sequencing

58

9

Customer Reference Board

59

10 Debug Connectors and Logic Analyzer Connectivity

61

 

10.1

Probing PCI-X Signals

61

11

Thermal Solutions

69

12

References

71

 

12.1

Related Documents

71

Figures

 

 

1

Intel® 31154 133 MHz PCI Bridge Applications

9

2

Intel® 31154 133 MHz PCI Bridge Package

14

3

Intel® 31154 133 MHz PCI Bridge Ball Map—Top View, Left Side

15

4

Intel® 31154 133 MHz PCI Bridge Ball Map—Top View, Right Side

16

5

IDSEL Mapping

30

6

Crosstalk Effects on Trace Distance and Height

36

7

PCB Ground Layout Around Connectors

37

8

PCI Clock Distribution and Matching Requirements

43

9

Single-SlotPoint-to-Point Topology

45

10

Embedded Intel® 31154 133 MHz PCI Bridge Design 133 MHz PCI-X Layout

46

11

Dual-Slot Configuration

47

12

Embedded Intel® 31154 133 MHz PCI Bridge Design 100 MHz PCI-X Layout

48

13

Quad-Slots 66 MHz Topology

49

14

Embedded Intel® 31154 133 MHz PCI Bridge Wiring for 66 MHz

51

15

An Example of an ePCI-X System

53

16

PCI-X Data Bus PICMG 1.2 Style Backplane

54

17

PCI-X Clock PICMG 1.2 Style Backplane

55

18

P_VCCA Filter

57

19

S_VCCA Filter

57

20

PVIO Voltage Protection Diode

58

21

Intel® IQ31154 Customer Reference Board Block Diagram

59

Tables

 

 

1

Terminology and Definition

7

2

PCI-to-PCI Bridge Configurations

9

3

Features List

10

4

Total Signal Count

17

5

Pull-Up/Pull-Down Terminations

19

6

PCI/PCI-X Voltage Levels

29

7

HS_FREQ Encoding

31

8

PCI-X Clocking Modes

33

4

Intel® 31154 133 MHz PCI Bridge Design Guide

Image 4
Contents Intel 31154 133 MHz PCI Bridge Design Guide Design GuideIntel 31154 133 MHz PCI Bridge Design Guide Contents Figures TablesContents Date Revision Description Revision History001 Initial release About This Document Terminology and DefinitionsTerminology and Definition Sheet 1 DefinitionTerminology and Definition Sheet 2 TermISI SHBPCI-to-PCI Bridge Configurations Introduction2Product Overview Intel 31154 133 MHz PCI Bridge ApplicationsFeatures List Features ListRelated External Specifications ReferencesThis page Intentionally Left Blank Package Information Intel 31154 133 MHz PCI Bridge Package Intel 31154 133 MHz PCI Bridge Ball Map-Top View, Left Side Intel 31154 133 MHz PCI Bridge Ball Map-Top View, Right Side Total Signal Count Total Signal CountInterface Signals JtagThis page Intentionally Left Blank Terminations4 Pull-Up/Pull-Down Terminations Sheet 1Secondary PCI Signals Pull-Up/Pull-Down Terminations Sheet 2Pull-Up/Pull-Down Terminations Sheet 3 PCI ClocksPull-Up/Pull-Down Terminations Sheet 4 Hot SwapSarbdisable Pull-Up/Pull-Down Terminations Sheet 5Hardware Straps sampled at the edge of PRST# SarblockPull-Up/Pull-Down Terminations Sheet 6 Serial EepromVoltages Pull-Up/Pull-Down Terminations Sheet 7Miscellaneous Pull-Up/Pull-Down Terminations Sheet 8 RSTV0RSRV1/CRSTEN SM66ENPull-Up/Pull-Down Terminations Sheet 9 NTMASK#This page Intentionally Left Blank PCI/PCI-X Interface PCI/PCI-X Voltage LevelsInterrupt Routing PCI/PCI-X Voltage LevelsPrimary Idsel Line Idsel LinesSecondary Idsel Lines CompactPCI* Hot Swap Mode Select Opaque Memory Region EnableSecondary Idsel Masking Secondary Clock ControlSecondary PCI Clocking Mode Primary PCI Clocking ModePCI-X Initialization Clocking Modes Secondary Bus Frequency Initialization PCI-X Clocking ModesGND Primary-to-Secondary Frequency Limits PCI-X Initialization PatternClock Frequency MHzRouting Guidelines Crosstalk Crosstalk Effects on Trace Distance and HeightPCB Ground Layout Around Connectors EMI ConsiderationsPower Distribution and Decoupling Pins Voltage Capacitor Value NumberDecoupling Recommendations Intel 31154 133 MHz PCI Bridge Decoupling RecommendationsTrace Impedance This page Intentionally Left Blank PCI-X Layout Guidelines Add-in Card Routing ParametersPCI Clock Layout Guidelines #### PCI-X Topology Layout Guidelines PCI-X Slot GuidelinesWiring Lengths for 133 MHz Slot Single Slot at 133 MHzLower AD Bus Upper AD Bus Segment MaximumWiring Lengths for Embedded 133 MHz Design Lower AD Bus Upper AD BusWiring Lengths for 100 MHz Dual-Slot Dual-Slot at 100 MHzWiring Lengths for Embedded 100 MHz Design Wiring Lengths for 66 MHz Quad-Slot Sheet 1 Quad-Slots at 66 MHzW13 W14Wiring Lengths for 66 MHz Quad-Slot Sheet 2 Wiring Lengths for Embedded 66 MHz Design Minimum LengthEmbedded PCI-X Specification Picmg 1.2 Overview PCI-X at 33 MHzAn Example of an ePCI-X System Wiring Lengths for Picmg 1.2 Backplane Segment AD Bus UnitsPCI-X Clock Wiring Lengths for Picmg Backplane Clock Point to PointThis page Intentionally Left Blank Power Considerations Analog Power PinsPower Sequencing Customer Reference Board EepromCustomer Reference Board Stackup Debug Connectors and Logic Analyzer Connectivity10 Probing PCI-X SignalsLogic Analyzer Pod Frame DevselTrdy BE2Irdy AD31 PCI-X Signal Name § § This page Intentionally Left Blank Operational Power Thermal SolutionsVoltage Maximum Power Thermal Solutions References12 Related DocumentsDesign Reference Material Design Reference MaterialReferences