Intel 31154 Pull-Up/Pull-Down Terminations Sheet 5, Hardware Straps sampled at the edge of PRST#

Page 23

 

 

 

Terminations

Table 5.

Pull-Up/Pull-Down Terminations (Sheet 5 of 9)

 

 

 

 

Signal

 

Pull-Up/Pull-Down or Termination (See Note 1)

Comments

 

 

 

 

 

 

For Hot Swap:

 

 

 

• Depending on Primary PCI Bus frequency

 

 

 

00 = PCI Mode, 33 or 66 MHz (default)

Only valid when HS_SM = 1.

 

 

 

HS_FREQ[1:0]

 

01 = PCI-X 66 MHz

0 = Tie low to GND.

 

 

 

10 = PCI-X 100 MHz

1 = Pull high to 3.3 V through external 8.2 K

 

 

 

 

11 = PCI-X 133 MHz

resistor.

 

 

 

 

 

When not using Hot Swap:

 

 

 

• Tie low to GND.

 

 

 

 

Hardware Straps (sampled at the edge of P_RST#)

 

 

 

 

 

 

 

To disable internal secondary arbiter:

NOTE: S_ARB_LOCK has an effect only when

 

 

• Pull up to 3.3 V through an external 8.2 K

the internal arbiter is enabled.

 

 

resistor.

 

 

 

• S_GNT0# becomes the secondary PCI bus

 

 

 

request output of the 31154, and S_REQ0#

 

 

 

becomes the secondary PCI bus grant input of

 

 

 

the 31154.

 

 

 

To enable internal secondary arbiter:

 

S_ARB_DISABLE/

• Pull down to GND through an external 220

 

S_ARB_LOCK

 

resistor (default).

 

 

 

S_ARB_LOCK (after trailing edge of P_RST#):

 

 

 

• Sampled as 1b, the internal secondary bus

 

 

 

arbiter of the 31154 locks and provides the

 

 

 

grant only to itself.

 

 

 

• When internal arbiter is used and 1b is

 

 

 

sampled after the trailing edge of P_RST#, the

 

 

 

internal secondary bus arbiter of the 31154

 

 

 

locks and provide grant only to itself.

 

 

 

 

 

 

 

To limit secondary bus frequency to maximum of

 

 

 

100 MHz:

 

 

 

• Pull high to 3.3 V through an external 8.2 K

 

S_MAX100

 

resistor.

 

 

 

Otherwise:

 

 

 

• Pull low to GND through an external 330

 

 

 

resistor (default).

 

 

 

 

 

S_TRISTATE

 

GND during normal operation

 

 

 

 

 

NOTES:

1.The recommended value for pull-up resistors for PCI applications is 5.6 K(note that the minimum value for PCI 3.3 V signaling RMIN = 2.42 K, RTYP = 8.2 K, as per the PCI Local Bus Specification, Revision 2.3, section 4.3.3).

2.The recommended value for pull-up resistors for PCI-X applications is 8.2 K. For PCI-X, the minimum pull-up resistor value is 5 K, as per the PCI-X Addendum to the PCI Local Bus Specification, Revision 1.0b, section 9.7.

3.For plug-in card implementations, the pull-up must be on the motherboard.

4.Connect PVIO and SVIO pull-up resistors to 5 V or 3.3 V power supply through an external resistor—25 (5 V) or

0 (3.3 V), depending on the signaling level of the primary/secondary PCI bus. Refer to the power-sequencing guidelines in Section 8.2 on page 58.

Intel® 31154 133 MHz PCI Bridge Design Guide Design Guide

23

Image 23
Contents Design Guide Intel 31154 133 MHz PCI Bridge Design GuideIntel 31154 133 MHz PCI Bridge Design Guide Contents Tables FiguresContents 001 Initial release Revision HistoryDate Revision Description Definition About This DocumentTerminology and Definitions Terminology and Definition Sheet 1SHB Terminology and Definition Sheet 2Term ISIIntel 31154 133 MHz PCI Bridge Applications PCI-to-PCI Bridge ConfigurationsIntroduction2 Product OverviewFeatures List Features ListReferences Related External SpecificationsThis page Intentionally Left Blank Package Information Intel 31154 133 MHz PCI Bridge Package Intel 31154 133 MHz PCI Bridge Ball Map-Top View, Left Side Intel 31154 133 MHz PCI Bridge Ball Map-Top View, Right Side Jtag Total Signal CountTotal Signal Count Interface SignalsThis page Intentionally Left Blank Pull-Up/Pull-Down Terminations Sheet 1 Terminations4Pull-Up/Pull-Down Terminations Sheet 2 Secondary PCI SignalsPCI Clocks Pull-Up/Pull-Down Terminations Sheet 3Hot Swap Pull-Up/Pull-Down Terminations Sheet 4Sarblock SarbdisablePull-Up/Pull-Down Terminations Sheet 5 Hardware Straps sampled at the edge of PRST#Serial Eeprom Pull-Up/Pull-Down Terminations Sheet 6Miscellaneous Pull-Up/Pull-Down Terminations Sheet 7Voltages SM66EN Pull-Up/Pull-Down Terminations Sheet 8RSTV0 RSRV1/CRSTENNTMASK# Pull-Up/Pull-Down Terminations Sheet 9This page Intentionally Left Blank PCI/PCI-X Voltage Levels PCI/PCI-X InterfacePCI/PCI-X Voltage Levels Interrupt RoutingSecondary Idsel Lines Idsel LinesPrimary Idsel Line Secondary Clock Control CompactPCI* Hot Swap Mode SelectOpaque Memory Region Enable Secondary Idsel MaskingPCI-X Initialization Clocking Modes Primary PCI Clocking ModeSecondary PCI Clocking Mode GND PCI-X Clocking ModesSecondary Bus Frequency Initialization MHz Primary-to-Secondary Frequency LimitsPCI-X Initialization Pattern Clock FrequencyRouting Guidelines Crosstalk Effects on Trace Distance and Height CrosstalkEMI Considerations PCB Ground Layout Around ConnectorsIntel 31154 133 MHz PCI Bridge Decoupling Recommendations Power Distribution and DecouplingPins Voltage Capacitor Value Number Decoupling RecommendationsTrace Impedance This page Intentionally Left Blank Add-in Card Routing Parameters PCI-X Layout GuidelinesPCI Clock Layout Guidelines #### PCI-X Slot Guidelines PCI-X Topology Layout GuidelinesMaximum Wiring Lengths for 133 MHz SlotSingle Slot at 133 MHz Lower AD Bus Upper AD Bus SegmentLower AD Bus Upper AD Bus Wiring Lengths for Embedded 133 MHz DesignDual-Slot at 100 MHz Wiring Lengths for 100 MHz Dual-SlotWiring Lengths for Embedded 100 MHz Design W14 Wiring Lengths for 66 MHz Quad-Slot Sheet 1Quad-Slots at 66 MHz W13Wiring Lengths for 66 MHz Quad-Slot Sheet 2 Minimum Length Wiring Lengths for Embedded 66 MHz DesignPCI-X at 33 MHz Embedded PCI-X Specification Picmg 1.2 OverviewAn Example of an ePCI-X System Segment AD Bus Units Wiring Lengths for Picmg 1.2 BackplaneClock Point to Point PCI-X Clock Wiring Lengths for Picmg BackplaneThis page Intentionally Left Blank Analog Power Pins Power ConsiderationsPower Sequencing Eeprom Customer Reference BoardCustomer Reference Board Stackup Probing PCI-X Signals Debug Connectors and Logic Analyzer Connectivity10Logic Analyzer Pod BE2 FrameDevsel TrdyIrdy AD31 PCI-X Signal Name § § This page Intentionally Left Blank Voltage Maximum Power Thermal SolutionsOperational Power Thermal Solutions Design Reference Material References12Related Documents Design Reference MaterialReferences