|
|
| Terminations |
Table 5. |
| ||
|
|
|
|
Signal |
| Comments | |
|
|
|
|
|
| For Hot Swap: |
|
|
| • Depending on Primary PCI Bus frequency |
|
|
| 00 = PCI Mode, 33 or 66 MHz (default) | Only valid when HS_SM = 1. |
|
|
| |
HS_FREQ[1:0] |
| 01 = | 0 = Tie low to GND. |
|
| ||
| 10 = | 1 = Pull high to 3.3 V through external 8.2 KΩ | |
|
| ||
|
| 11 = | resistor. |
|
|
| |
|
| When not using Hot Swap: |
|
|
| • Tie low to GND. |
|
|
|
| |
Hardware Straps (sampled at the edge of P_RST#) |
| ||
|
|
|
|
|
| To disable internal secondary arbiter: | NOTE: S_ARB_LOCK has an effect only when |
|
| • Pull up to 3.3 V through an external 8.2 KΩ | the internal arbiter is enabled. |
|
| resistor. |
|
|
| • S_GNT0# becomes the secondary PCI bus |
|
|
| request output of the 31154, and S_REQ0# |
|
|
| becomes the secondary PCI bus grant input of |
|
|
| the 31154. |
|
|
| To enable internal secondary arbiter: |
|
S_ARB_DISABLE/ | • Pull down to GND through an external 220 Ω |
| |
S_ARB_LOCK |
| resistor (default). |
|
|
| S_ARB_LOCK (after trailing edge of P_RST#): |
|
|
| • Sampled as 1b, the internal secondary bus |
|
|
| arbiter of the 31154 locks and provides the |
|
|
| grant only to itself. |
|
|
| • When internal arbiter is used and 1b is |
|
|
| sampled after the trailing edge of P_RST#, the |
|
|
| internal secondary bus arbiter of the 31154 |
|
|
| locks and provide grant only to itself. |
|
|
|
|
|
|
| To limit secondary bus frequency to maximum of |
|
|
| 100 MHz: |
|
|
| • Pull high to 3.3 V through an external 8.2 KΩ |
|
S_MAX100 |
| resistor. |
|
|
| Otherwise: |
|
|
| • Pull low to GND through an external 330 Ω |
|
|
| resistor (default). |
|
|
|
|
|
S_TRISTATE |
| GND during normal operation |
|
|
|
|
|
NOTES:
1.The recommended value for
2.The recommended value for
3.For
4.Connect PVIO and SVIO
0 Ω (3.3 V), depending on the signaling level of the primary/secondary PCI bus. Refer to the
Intel® 31154 133 MHz PCI Bridge Design Guide Design Guide | 23 |