Intel 31154 manual Pull-Up/Pull-Down Terminations Sheet 6, Serial Eeprom

Page 24

Terminations

 

 

 

Table 5.

Pull-Up/Pull-Down Terminations (Sheet 6 of 9)

 

 

 

 

Signal

 

Pull-Up/Pull-Down or Termination (See Note 1)

Comments

 

 

 

 

 

 

To enable Opaque Memory Base/Limit Registers

 

 

 

to establish a private memory space for secondary

 

 

 

bus usage:

 

OPAQUE_EN

 

• Pull high to 3.3 V through an external 8.2 K

 

 

resistor.

 

 

 

 

 

 

To disable Opaque Memory Base/Limit Registers:

 

 

 

• Pull low to GND through an external 220

 

 

 

resistor (default).

 

 

 

 

 

 

 

To enable device hiding after reset (in other words,

 

 

 

to hide device numbers 16–21 from the host):

 

 

 

• Pull high to 3.3 V through an external resistor.

 

IDSEL_MASK

 

To disable device hiding after reset:

 

 

• Pull low to GND through an external 220

 

 

 

 

 

 

resistor (default).

 

 

 

After reset, device hiding can be performed

 

 

 

through software through the Secondary IDSEL

 

 

 

Select Register (Offset 5Ch).

 

 

 

 

 

 

 

This bit is used by the system management

 

 

 

software to help the user identify the best slot for

 

 

 

an add-in card:

 

 

 

• When the 31154 is installed on an add-in card

 

 

 

and the add-in card implements a 64-bit PCI

 

DEV_64BIT#

 

connector, pull up to 3.3 V through an external

 

 

 

8.2 Kresistor.

 

 

 

• When the 31154 is not installed on an add-in

 

 

 

card or the add-in card implements only a

 

 

 

32-bit PCI connector, pull low to GND through

 

 

 

a 220 external resistor (default).

 

 

 

 

 

Serial EEPROM

 

 

 

 

 

 

 

 

 

Serial ROM clock input:

 

SR_CLK

 

• Connect to the clock input of the EEPROM.

 

 

 

• NC when EEPROM is not required in design.

 

 

 

 

 

 

 

Serial ROM data input:

 

SR_DI

 

• Connect to the DI input of the EEPROM.

 

 

 

• NC when EEPROM is not required in design.

 

 

 

 

 

 

 

Serial ROM data output:

NOTE: When EEPROM is present but register

SR_DO

 

• Connect to the DO output of the EEPROM.

preload is not desired, bits[7:6] of the first

 

byte can be any value except the preload

 

• Tie high or pull to GND when EEPROM is not

 

 

enable value (10b).

 

 

required in design.

 

 

 

 

 

 

 

 

 

Serial ROM chip select:

 

SR_CS

 

• Connect to the chip select of the EEPROM.

 

 

 

• NC when EEPROM is not required in design.

 

 

 

 

 

NOTES:

1.The recommended value for pull-up resistors for PCI applications is 5.6 K(note that the minimum value for PCI 3.3 V signaling RMIN = 2.42 K, RTYP = 8.2 K, as per the PCI Local Bus Specification, Revision 2.3, section 4.3.3).

2.The recommended value for pull-up resistors for PCI-X applications is 8.2 K. For PCI-X, the minimum pull-up resistor value is 5 K, as per the PCI-X Addendum to the PCI Local Bus Specification, Revision 1.0b, section 9.7.

3.For plug-in card implementations, the pull-up must be on the motherboard.

4.Connect PVIO and SVIO pull-up resistors to 5 V or 3.3 V power supply through an external resistor—25 (5 V) or

0 (3.3 V), depending on the signaling level of the primary/secondary PCI bus. Refer to the power-sequencing guidelines in Section 8.2 on page 58.

24

Intel® 31154 133 MHz PCI Bridge Design Guide Design Guide

Image 24
Contents Intel 31154 133 MHz PCI Bridge Design Guide Design GuideIntel 31154 133 MHz PCI Bridge Design Guide Contents Figures TablesContents Revision History Date Revision Description001 Initial release About This Document Terminology and DefinitionsTerminology and Definition Sheet 1 DefinitionTerminology and Definition Sheet 2 TermISI SHBPCI-to-PCI Bridge Configurations Introduction2Product Overview Intel 31154 133 MHz PCI Bridge ApplicationsFeatures List Features ListRelated External Specifications ReferencesThis page Intentionally Left Blank Package Information Intel 31154 133 MHz PCI Bridge Package Intel 31154 133 MHz PCI Bridge Ball Map-Top View, Left Side Intel 31154 133 MHz PCI Bridge Ball Map-Top View, Right Side Total Signal Count Total Signal CountInterface Signals JtagThis page Intentionally Left Blank Terminations4 Pull-Up/Pull-Down Terminations Sheet 1Secondary PCI Signals Pull-Up/Pull-Down Terminations Sheet 2Pull-Up/Pull-Down Terminations Sheet 3 PCI ClocksPull-Up/Pull-Down Terminations Sheet 4 Hot SwapSarbdisable Pull-Up/Pull-Down Terminations Sheet 5Hardware Straps sampled at the edge of PRST# SarblockPull-Up/Pull-Down Terminations Sheet 6 Serial EepromPull-Up/Pull-Down Terminations Sheet 7 VoltagesMiscellaneous Pull-Up/Pull-Down Terminations Sheet 8 RSTV0RSRV1/CRSTEN SM66ENPull-Up/Pull-Down Terminations Sheet 9 NTMASK#This page Intentionally Left Blank PCI/PCI-X Interface PCI/PCI-X Voltage LevelsInterrupt Routing PCI/PCI-X Voltage LevelsIdsel Lines Primary Idsel LineSecondary Idsel Lines CompactPCI* Hot Swap Mode Select Opaque Memory Region EnableSecondary Idsel Masking Secondary Clock ControlPrimary PCI Clocking Mode Secondary PCI Clocking ModePCI-X Initialization Clocking Modes PCI-X Clocking Modes Secondary Bus Frequency InitializationGND Primary-to-Secondary Frequency Limits PCI-X Initialization PatternClock Frequency MHzRouting Guidelines Crosstalk Crosstalk Effects on Trace Distance and HeightPCB Ground Layout Around Connectors EMI ConsiderationsPower Distribution and Decoupling Pins Voltage Capacitor Value NumberDecoupling Recommendations Intel 31154 133 MHz PCI Bridge Decoupling RecommendationsTrace Impedance This page Intentionally Left Blank PCI-X Layout Guidelines Add-in Card Routing ParametersPCI Clock Layout Guidelines #### PCI-X Topology Layout Guidelines PCI-X Slot GuidelinesWiring Lengths for 133 MHz Slot Single Slot at 133 MHzLower AD Bus Upper AD Bus Segment MaximumWiring Lengths for Embedded 133 MHz Design Lower AD Bus Upper AD BusWiring Lengths for 100 MHz Dual-Slot Dual-Slot at 100 MHzWiring Lengths for Embedded 100 MHz Design Wiring Lengths for 66 MHz Quad-Slot Sheet 1 Quad-Slots at 66 MHzW13 W14Wiring Lengths for 66 MHz Quad-Slot Sheet 2 Wiring Lengths for Embedded 66 MHz Design Minimum LengthEmbedded PCI-X Specification Picmg 1.2 Overview PCI-X at 33 MHzAn Example of an ePCI-X System Wiring Lengths for Picmg 1.2 Backplane Segment AD Bus UnitsPCI-X Clock Wiring Lengths for Picmg Backplane Clock Point to PointThis page Intentionally Left Blank Power Considerations Analog Power PinsPower Sequencing Customer Reference Board EepromCustomer Reference Board Stackup Debug Connectors and Logic Analyzer Connectivity10 Probing PCI-X SignalsLogic Analyzer Pod Frame DevselTrdy BE2Irdy AD31 PCI-X Signal Name § § This page Intentionally Left Blank Thermal Solutions Operational PowerVoltage Maximum Power Thermal Solutions References12 Related DocumentsDesign Reference Material Design Reference MaterialReferences