14-28 MC68VZ328 User’s Manual
Programming Model
14.4.13 UART 2 Non-Integer Prescaler Register

The UART 2 non-integer prescaler register (NIPR2) contains the control bits fo r the non- inte ger presca ler.

The bit position assignments for this register are shown in the following register display. The settings for

this register are described in Table14-15.

NIPR2 UART 2 Non-Integer Prescaler Register 0x(FF)FFF91A

BIT 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 BIT 0
PRE
SEL SELECT STEP VALUE
TYPE rw rw rw rw rw rw rw rw rw rw rw rw
RESET 0 000 0 0 000000000 0
0x0000
Table 14-15. UART 2 Non-Integer Prescaler Register Description
Name Description Setting
PRESEL
Bit 15 Prescaler Selection—This bit selects the
input to the baud rate generator divider.
Refer to Figure14-4 on page 14-7 for infor-
mation about selecting the prescaler.
0 = Divider source is from the integer presc aler.
1 = Divider source is from the non-integer presca ler.
Reserved
Bits 14–11 Reserved These bits are reserved and should be set to 0.
SELECT
Bits 10–8 Tap Selection—This field selects a tap from
the non-integer divider. 000 = Divide range is 2 to 3 127/128 in 1/128 steps.
001 = Divide range is 4 to 7 63/64 in 1/64 steps.
010 = Divide range is 8 to 1531/32 in 1/32 steps.
011 = Divide range is 16 to 31 15/16 in 1/16 steps.
100 = Divide range is 32 to 63 7/8 in 1/8 steps.
101 = Divide range is 64 to 127 3/4 in 1/4 steps.
110 = Divide range is 128 to 2551/2 in 1/2 steps.
111 = Disable the non-integer prescaler.
STEP
VALUE
Bits 7–0
Step Value—This field selects the non-inte-
ger prescaler’s step value. 0000 0000. Step = 0.
0000 0001. Step = 1.
.
.
.
1111 1110. Step = 254.
1111 1111. Step = 255.