Texas Instruments
SPRU938B
manual
Users Guide
Functional Block Diagram
Signal Descriptions
Serial Bus Error Interrupts
Reset Considerations
Power Management
Features
Aoptdisable
Page 1
TMS320DM643x DMP
VLYNQ Port
User's Guide
Literature Number: SPRU938B
September 2007
Page 1
Page 2
Image 1
Page 1
Page 2
Contents
Users Guide
Submit Documentation Feedback
Contents
Appendix C
Appendix B
List of Figures
List of Tables
Read This First
Purpose of the Peripheral
Features
Industry Standards Compliance Statement
Functional Block Diagram
Clock Control
External Clock Block Diagram
Vlynq Signal Descriptions
Signal Descriptions
Pin Multiplexing
Protocol Description
Vlynq Module Structure
Vlynq Functional Description
Write Operations
Read Operations
Auto-Negotiation
Initialization
Address Translation
Register DM643x Vlynq Module
Address Translation Example Single Mapped Region
Remote Vlynq Module
DM643x Vlynq Module
Example 1. Address Translation Example
Flow Control
Software Reset Considerations
Reset Considerations
Hardware Reset Considerations
Interrupt Support
Writes to Interrupt Pending/Set Register
Interrupt Generation Mechanism Block Diagram
Edma Event Support
Serial Bus Error Interrupts
Remote Interrupts
Endianness Considerations
Power Management
Emulation Considerations
Vlynq Port Controller Registers
Vlynq Register Address Space
Block Name Start Address End Address Size
Acronym Register Description
Revision Register Revid Field Descriptions
Revision Register Revid
Revmaj Revmin
Bit Field Value Description
Control Register Ctrl Field Descriptions
Control Register Ctrl
Bit Field
Aoptdisable
Status Register Stat Field Descriptions
Status Register Stat
Lerror
No error
Interrupt Status/Clear Register Intstatclr
Interrupt Priority Vector Status/Clear Register Intpri
Nointpend
Instat
Interrupt Pointer Register Intptr
Interrupt Pending/Set Register Intpendset
Interrupt Pointer Register Intptr Field Descriptions
Intset
Address Map Register XAM Field Descriptions
Transmit Address Map Register XAM
Txadrmap
Receive Address Map Offset 1 Register RAMO1
Receive Address Map Size 1 Register RAMS1
RXADRSIZE1
RXADROFFSET1
Receive Address Map Offset 2 Register RAMO2
Receive Address Map Size 2 Register RAMS2
RXADRSIZE2
RXADROFFSET2
Receive Address Map Offset 3 Register RAMO3
Receive Address Map Size 3 Register RAMS3
RXADRSIZE3
RXADROFFSET3
Receive Address Map Offset 4 Register RAMO4
Receive Address Map Size 4 Register RAMS4
RXADRSIZE4
RXADROFFSET4
Auto Negotiation Register Autngo
Chip Version Register Chipver
Chip Version Register Chipver Field Descriptions
Auto Negotiation Register Autngo Field Descriptions
Vlynq Port Remote Controller Registers
Special 8b/10b Code Groups
Introduction
Supported Ordered Sets
Table A-1. Special 8b/10b Code Groups
Vlynq 2.0 Packet Format
Figure A-1. Packet Format 10-bit Symbol Representation
Field Value Description
Vlynq 2.X Packets
Vlynq 2.X Packets
Write Performance
Bit Words Mbits/sec Mbytes/sec
Burst Size Interface Running at 76.5 MHZ
Table B-3. Relative Performance with Various Latencies
Read Performance
Throughput
Latency μsec
Reference Additions/Modifications/Deletions
Table C-1. Document Revision History
DSP
Products Applications
Rfid
Related pages
Troubleshooting for Panasonic CQ-C8313U
Specifications for Philips SC-BT735
MaxiLife Test Sequence and Error Messages for HP XU700
Wiring Diagram for Woodstock W1683
Other and disconnect from Be taken when handling Hopper for Bunn Ultra 2
Installation Verifying Installation for Cisco Systems 80O SERIES
Parts List for Chicago Electric 97593
Language code list for Sansui HDLCDVD325
What wiring routes are recommended for
Rockford Fosgate amplifiers
?
Top
Page
Image
Contents