Freescale Semiconductor user manual 1 MPC860TBlock Diagram

Models: MPC860T

1 68
Download 68 pages 6.59 Kb
Page 13
Image 13

Freescale Semiconductor, Inc...

Freescale Semiconductor, Inc.

management of transmit and receive buffer memory

¥10/100 base-T media access control (MAC) features

ÑAddress recognition for broadcast, single station address, promiscuous mode, and multicast hashing

ÑFull support of media-independent interface (MII)

ÑInterrupts supported per frame or per buffer (selectable buffer interrupt functionality using the I bit is not supported however.)

ÑAutomatic interrupt vector generation for receive and transmit events (Tx interrupts, Rx interrupts, and non-time critical interrupts)

ÑEthernet channel uses DMA burst transactions to transfer data to and from external memory

1.4.1 MPC860TBlock Diagram

The FEC, the embedded PowerPC core, the system interface unit (SIU), and the communication processor module (CPM) all use the 32-bit internal bus in an MPC860Timplementation. Figure 1-1 is a block diagram of the MPC860T. For information on the other modules, refer to the MPC860T UserÕs Manual.

MOTOROLAChapter 1.Overview1-3

PRELIMINARYÑSUBJECTFor ore nformationTO CHANGEOn ThisWITHOUTProduct,NOTICE

Go to: www.freescale.com

Page 13
Image 13
Freescale Semiconductor user manual 1 MPC860TBlock Diagram