Manuals
/
Intel
/
Computer Equipment
/
Computer Hardware
Intel
manual
Intel 41110 Serial to Parallel PCI Bridge, Design Guide
Models:
41110
1
1
62
62
Download
62 pages
20.01 Kb
1
2
3
4
5
6
7
8
Specs
Microcontroller Block Diagram
PCI-X Signals
Config
Reset Pins
Checklist
Power Management
PCI Express Interface Features
Page 1
Image 1
Intel® 41110 Serial to Parallel PCI Bridge
Design Guide
March 2006
Order Number:
310335-001
Page 1
Page 2
Page 1
Image 1
Page 1
Page 2
Contents
Design Guide
Intel 41110 Serial to Parallel PCI Bridge
Intel 41110 Serial to Parallel PCI Bridge Design Guide
Contents
Tables
Figures
Contents
Date Revision Description March 001 Initial release
Revision History
Terminology and Definitions
About This Document
Terminology and Definitions Sheet 1
Term Definition
Terminology and Definitions Sheet 2
About This Document
PCI-X Interface Features
PCI Express Interface Features
Introduction2
SMBus for configuration register initialization
Power Management
SMBus Interface
Introduction
Microcontroller Connections to
Microcontroller Block Diagram
Related Documents
Jtag
Intel 41110 Serial to Parallel PCI Bridge Applications
Block Diagram
Adapter Card Block Diagram
Package Information
Package Specification
Package Information
Bridge Package Dimensions Side View
41110 Decoupling Guidelines
Power Plane Layout
Power Plane Layout
Decoupling Guidelines
Split Voltage Planes
41110
300
PCI
ARST# and PERST# Timing Requirements
Reset and Power Timing Considerations5
VCC15 and VCC33 Voltage Requirements
Reset and Power Timing Considerations
General Routing Guidelines
General Routing Guidelines
Crosstalk
General Routing Guidelines
EMI Considerations
Trace Impedance
Power Distribution and Decoupling
Decoupling
Cross Section of Differential Trace
Differential Impedance
Adapter Card Topology
Board Layout Guidelines
Adapter Card Stack Up, Microstrip and Stripline
Adapter Card Stackup
Board Layout Guidelines
PCI-X Layout Guidelines
AINT# Interrupt Pins PCI Express INTx Message
Interrupts
INTx Routing Table
Interrupt Routing for Devices Behind a Bridge
PCI Arbitration
PCI-X Layout Guidelines
Interrupt Binding for Devices Behind a Bridge
PCI Resistor Compensation
PCI General Layout Guidelines
PCI Clock Layout Guidelines
PCI-X Signals
PCI Pullup Resistors Not Required
PCI/PCI-X Frequency/Mode Straps
PCI Clock Distribution and Matching Requirements
Parameter Routing Guidelines
PCI-X Clock Layout Requirements Summary
41110 Layout Analysis
PCI-X Topology Layout Guidelines
PCI-X Slot Guidelines
Embedded PCI-X 133 MHz Routing Recommendations
Embedded PCI-X 133 MHz
Parameter Routing Guideline for Lower AD Bus
Embedded PCI-X 100 MHz Routing Recommendations
Embedded PCI-X 100 MHz
PCI-X 66 MHz Embedded Routing Recommendations
PCI-X 66 MHz Embedded Topology
PCI 66 MHz Embedded Table
PCI 66 MHz Embedded Topology
PCI 33 MHz Embedded Routing Recommendations
PCI 33 MHz Embedded Mode Topology
General recommendations
PCI Express Layout
Adapter Card Layout Guidelines
PCI-Express Layout Guidelines
PCI Express Layout
Adapter Card Routing Recommendations Sheet 1
Adapter Card Routing Recommendations Sheet 2
This page intentionally left blank
Circuit Implementations
Config
10.1 41110 Analog Voltage Filters
Circuit Implementations
PCI Express Analog Voltage Filter
PCI Analog Voltage Filters
PCI Express Analog Voltage Filter Circuit
Bandgap Analog Voltage Filter
Bandgap Analog Voltage Filter Circuit
10.2 41110 Reference and Compensation Pins
SM Bus
SMBUs Address Configuration
Bit Value
This page intentionally left blank
Customer Reference Boards
Layer Type Thickness Copper Weight
Board Stack-up
CRB Board Stackup Sheet 1
Impedance
Material
Customer Reference Boards
CRB Board Stackup Sheet 2
Mechanical Outline
Board Outline
This page intentionally left blank
PCI Express Interface Signals
Design Guide Checklist
Signals Recommendations Reason/Impact
PERCOMP10
PCI/PCI-X Interface Signals Sheet 1
Design Guide Checklist
Miscellaneous Signals
PCI/PCI-X Interface Signals Sheet 2
Recommendations Reason/Impact
SMBus Interface Signals
Ballout Pin Name Usage
Reset Pins
Signal Recommendations Reason/Impact
Power and Ground Signals
Jtag Signals
This page intentionally left blank
Top
Page
Image
Contents