Oscillator

Oscillator delayed and inverted

Doubled clock

Delay time

P

48% 52%

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

0.48P

 

 

0.52P

 

0.48P

 

 

0.52P

 

 

 

 

 

 

 

 

Example

address, /CS

WriteData out Cycle

 

write pulse

 

early write pulse

 

option

Example

address, /CS

 

Read

output enb

Cycle

 

early output enb

 

option

Valid data out from mem

Figure 16-7. Clock Doubler and Memory Timing

226

Rabbit 3000 Microprocessor

Page 235
Image 235
Jameco Electronics 2000, 3000 manual Clock Doubler and Memory Timing