Functional Description for the MSP50C614

1.4 Functional Description for the MSP50C614

The MSP50C614 device consists of a micro-DSP core, embedded program and data memory, and a self-contained clock generation system. General-pur- pose periphery is comprised of 64 bits of flexible I/O. The block diagram ap- pearing in Figure 1–1 gives an overview of the MSP50C614/MSP50P614 functionality.

Figure 1–1. Functional Block Diagram for the MSP50C614/MSP50P614

VSS VDD VPP

 

5

5

 

 

 

 

 

SCANIN

SCANOUT SCANCLK

SYNC

TEST PGMPULSE

Scan Interface

Break Point

Emulation

OTP Program

Serial Comm.

(C6xx only)

(P614 only)

Power

(P614 only)

 

 

 

 

 

 

 

(EP)ROM

32k x (16 + 1) bit

 

 

 

 

 

 

 

 

Test-Area

0x0000 to

 

 

 

(reserved)

0x07FF

 

 

 

 

 

 

 

 

User ROM

0x0800 to

 

 

 

 

 

0x7FEF

 

 

 

 

 

 

 

 

INT vectors

0x7FF0 to

 

 

 

 

 

0x7FFF

 

 

 

 

 

 

 

 

 

 

 

A port I/O

 

 

PA0–7

 

 

Data

0x00

 

 

 

 

 

 

8

 

 

 

Control

0x04

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

B port I/O

 

 

PB0–7

 

 

Data

0x08

 

 

 

 

 

 

8

 

 

 

Control

0x0C

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

C port I/O

 

 

PC0–7

 

 

 

 

 

DACP

 

 

DAC

0x30

 

 

DACM

 

32 Ohm PDM

 

 

 

 

 

 

RESET

Initialization

 

Logic

 

OSC Reference

 

Resistor

 

Trimmed

 

32 kHz nominal

OSCIN

or

OSCOUT

or

 

Crystal

 

Referenced

 

32.768 kHz

PLL

PLL Filter

Core

Instr. Decoder

PCU

Prog. Counter Unit

 

 

 

 

 

 

 

 

CU

Computational Unit

 

 

 

 

 

 

 

 

 

 

TIMER1

PRD1

TIM1

 

 

 

0x3A

0x3B

 

 

 

 

 

TIMER2

PRD2

TIM2

 

 

 

0x3E

0x3F

 

 

 

 

Clock Control

0x3D

 

 

 

 

 

Gen. Control

0x38

 

 

 

 

 

 

Interrupt Processor

FLAG MASK

0x39 0x38

DMAU

Data Mem. Addr.

RAM

640 x 17 bit

(data)

0x000 to

 

0x027F

 

 

Data

0x10

 

 

 

 

 

 

8

 

 

 

 

Control

0x14

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Comparator

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

1 bit: PD5 vs PD4

 

 

 

 

 

+

 

 

 

 

 

 

 

 

 

 

 

 

 

D port I/O

 

 

 

PD0–7

 

 

Data

0x18

 

 

 

 

 

 

 

8

 

 

 

 

Control

0x1C

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

E port I/O

 

 

 

PE0–7

 

 

Data

0x20

 

 

 

 

 

 

 

8

 

 

 

 

Control

0x24

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

F port INPUT

 

 

 

PF0–7

 

 

 

 

 

 

 

 

Data

0x28

 

 

 

 

 

 

 

8

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

G port OUTPUT

 

PG0–15

 

 

 

 

 

 

 

 

Data

0x2C

 

 

 

 

 

 

 

16

 

 

 

 

 

 

 

 

 

 

 

 

Introduction to the MSP50C6xx

1-5

Page 19
Image 19
Texas Instruments MSP50C6xx manual Functional Description for the MSP50C614