Manuals
/
Analog Devices
/
Computer Equipment
/
Network Card
Analog Devices
ADSP-TS201S
specifications
Rev. C Page 47 of 48 December
Models:
ADSP-TS201S
1
47
48
48
Download
48 pages
43.31 Kb
41
42
43
44
45
46
47
48
<
>
Specifications
Electrical Characteristics
Signal Type Term Description
Timer and GENERAL-PURPOSE I/O
Ball Bgaed PIN Configurations
Type at Signal Reset
Strap Pins
Power Domains
OutputDisable Max
Driver Mode
Page 47
Image 47
ADSP-TS201S
Rev. C Page 47 of 48 December 2006
Page 46
Page 48
Page 47
Image 47
Page 46
Page 48
Contents
ADSP-TS201S
ADSP-TS201S
FIR filter per real tap 83 ns
General-Purpose Algorithm Benchmarks at 600 MHz
Clock
Benchmark Speed Cycles
Dual Integer ALU Ialu
Dual Compute Blocks
Data Alignment Buffer DAB
Flexible Instruction Set
Program Sequencer
DSP Memory
Interrupt Controller
Internal Space
External Port OFF-CHIP MEMORY/PERIPHERALS Interface
Sdram Controller
DMA Controller
Host Interface
Multiprocessor Interface
DMA controller provides these additional features
Link Ports Lvds
Timer and GENERAL-PURPOSE I/O
Reset and Booting
No Boot, Run from Memory Addresses
Development Tools
Power Domains
Filtering Reference Voltage and Clocks
Additional Information
Evaluation KIT
Ratio
Pin Definitions-Clocks and Reset
Signal Type Term Description
Sclk Ratio
ACK T/OD
Pin Definitions-External Port Bus Controls
Pin Definitions-External Port Arbitration
Signal Type
Makes
Pin Definitions-External Port DMA/Flyby
DSP performs DMA transfers according to the DMA
Sample the data instead of the TigerSHARC
SDA10
Pin Definitions-External Port Sdram Controller
Ldqm
Hdqm
Pin Definitions-JTAG Port Signal Type Term Description
Pin Definitions-Flags, Interrupts, and Timer
DS1
Pin Definitions-Link Ports
CONTROLIMP0
CONTROLIMP1
Impedance Control Selection
Pin Definitions-Power, Ground, and Reference
Driver Mode
DS2-0 Drive Output Pins Strength Impedance
Pin Rstin =
Pin Definitions-I/O Strap Pins
Type at Signal Reset
Sclkvref
Operating Conditions
VIN Max VIN Min Cycle2
Electrical Characteristics
Maximum Duty Cycle for Input Transient Voltage
Maximum Duty
Package Brand Information
Package Information
ESD Sensitivity
Absolute Maximum Ratings
Reference Clocks-Core Clock Cclk Cycle Time
Timing Specifications
AC Asynchronous Signal Specifications
General AC Timing
Parameter Description Min Max Unit
Reference Clocks-System Clock Sclk Cycle Time
Reference Clocks-JTAG Test Clock TCK Cycle Time
Sclkrat = 5⋅, 7⋅ Parameter Description Min Max Unit
Power-Up Reset Timing
Power-Up Timing1
On-Chip Dram Refresh1
Normal Reset Timing
OutputDisable Max
AC Signal Specifications
Strap SYS 9
DS2-0 Static Pins-Must Be Constant
Strap Pins
Jtag SYS 11 Jtag System Pins +2.5 +10.0 +12.0
VOD
Link Port Lvds Transmit Electrical Characteristics
Link Port Lvds Receive Electrical Characteristics
Parameter Description Test Conditions Min Max Unit
Parameter Description Min Max Unit
Link Port-Data Out Timing
Link Ports-Output Clock
Link Ports-Transmission End and Stops
LxBCMPI Hold Figure
Link Port-Data In Timing
Link Ports-Data Input Setup and Hold1
Typical Drive Currents at Strength
Output Drive Currents
Test Conditions
Output Disable Time
Capacitive Loading
Output Enable Time
Times Andfall Rise Fall Time
Parameter Condition Typical Unit
Thermal Characteristics
Thermal Characteristics for 25 mm × 25 mm Package
Environmental Conditions
Ball Bgaed PIN Configurations
Ball 25 mm × 25 mm Bgaed Ball Assignments
Ball No Signal Name
L0DATI3N
Sdcke SCLKRAT1
L0ACKO
L0DATI1N
L1CLKINN
DS2 Enedreg TCK
ID2 TDI TMR0E
DS1 CONTROLIMP1 TDO FLAG3
Ball Bgaed Nonsolder Mask Defined Nsmd Mm diameter BP-576
Surface Mount Design
BGA Data for Use with Surface Mount Design
Package Ball Attach Type Solder Mask Opening Ball Pad Size
Operating Voltage Option Description
Temperature Instruction On-Chip Package Model Range1 Rate2
Ordering Guide
Rev. C Page 47 of 48 December
Rev. C Page 48 of 48 December
Top
Page
Image
Contents