Board Manual 55
Intel® IQ80321 I/O Processor E valuation Platform
Hardware Reference Section
3.10.4 Jumper Summary3.10.5 Connector Summary3.10.6 General Purpose Input/Output Header
The board has three pr ogr amma ble ge nera l-p urpo se I/O pi ns (G PIO 0- 3 on the 80321 ). The se pin s are
connected to a 6-pin, 2.54 mm (0.100") header (connector J3F1).
Table 31. Jumper Summary
Jumper Association Description Factory Default
J1G2 PPCI-X Reset Can isolated the PCI-X reset from getting to the board. 2-3
J3E1 SPCI-X Clock Enables spread-spe ctrum on the SP CI-X clock. 2-3
J3G1 PCI-X Bridge Enables Bridge access from the SPC I-X side. 2-3
J9E1 PCI-X Bridge Enables Base Address Register (BAR). 2-3
J9F1 PCI-X Bridge Allows user to control initialization sequence on the
bridge. 2-3
Table 32. Connector Summary
Connector Description
J1F1 R J45 Network Connector f or GbE NIC
J1G1 R J11 Serial Port Connector for UART
J7A1 20-Pin JTAG Debug Connector
J1C1 Logic analyzer Mictor Connector for SPCI-X Bus
J2C1 Logic analyzer Mictor Connector for SPCI-X Bus
J3C1 Logic analyzer Mictor Connector for SPCI-X Bus
J2F1 Logic analyzer Mictor Connector for Intel® 80321 I/O processor Perip heral Bus
J3F2 Logic analyzer Mictor Connector for 80321 Per ipheral Bus
J3F1 General Pur pose I/O (GPIO) He ader GPIO 0-2
J1A1 Secondary PCI-X Expansion Slot
J1B1 Secondary PCI-X Expansion Slot Not Popu lated
J2H1 Primary PCI/PCI-X Edge Connector
J6G1 DDR DIMM Co nnector
J8H1 Connector for Battery
Table 33. GPIO Header (J3F1) Definition
Pin Signal Pin Signal
1GPIO04 GND
2GPIO15 GND
3GPIO26 GND