Texas Instruments TMS320DM644x manual MMC Memory Clock Control Register Mmcclk, Clken Clkrt

Models: TMS320DM644x

1 61
Download 61 pages 29.83 Kb
Page 42
Image 42

www.ti.com

Registers

4.2MMC Memory Clock Control Register (MMCCLK)

The MMC memory clock control register (MMCCLK) is used to:

Select whether the CLK pin is enabled or disabled (CLKEN bit).

Select how much the function clock is divided-down to produce the memory clock (CLKRT bits). When the CLK pin is enabled, the MMC controller drives the memory clock on this pin to control the timing of communications with attached memory cards. For more details about clock generation, see Section 2.1.

The MMC memory clock control register (MMCCLK) is shown in Figure 19 and described in Table 7.

Figure 19. MMC Memory Clock Control Register (MMCCLK)

31

 

 

 

16

 

 

Reserved

 

 

 

 

R-0

 

 

15

9

8

7

0

Reserved

 

CLKEN

 

CLKRT

R-0

 

R/W-0

 

R/W–FFh

LEGEND: R/W = Read/Write; R = Read only; -n= value after reset

Table 7. MMC Memory Clock Control Register (MMCCLK) Field Descriptions

Bit

Field

Value

Description

31-9

Reserved

0

Reserved

8

CLKEN

 

CLK pin enable.

 

 

0

CLK pin is disabled and fixed low.

 

 

1

The CLK pin is enabled; it shows the memory clock signal.

7-0

CLKRT

0–FFh

Clock rate. Use this field to set the divide-down value for the memory clock. The function clock is

 

 

 

divided down as follows to produce the memory clock:

 

 

 

memory clock frequency = function clock frequency/(2 × (CLKRT + 1) )

42

Multimedia Card (MMC)/Secure Digital (SD) Card Controller

SPRUE30B –September 2006

Submit Documentation Feedback

Page 42
Image 42
Texas Instruments TMS320DM644x manual MMC Memory Clock Control Register Mmcclk, Clken Clkrt