Contents
TMS320 SECOND-GENERATION Digital Signal Processors
Description
Signals Definition
PGA and PLCC/CER-QUAD PIN Assignments
Function PIN
Introduction
Memory Space
Key Features TMS32020
Bit-Reversed Indexed-Addressing Mode for
Wait States for Communication to Slower Off-Chip
Package
Architecture
TMS320 Second-Generation Device Overview
Type
Functional block diagram TMS320C2x
SECOND-GENERATION Devices
16 ⋅ 16-bit parallel multiplier
Timer
Scaling shifter
Memory control
TMS320 SECOND-GENERATION Devices
Memory Maps
Interrupts and subroutines
External interface
Multiprocessing
Repeat feature
Instruction set
Addressing modes
Instruction Symbols
Symbol Definition
Instruction set summary
TMS320C25 Instruction Set Summary
XORK²
SUBT²
XOR
ZAC
LTA
Apac
LPH ²
LTP ²
Data Memory Operations Mnemonic Description Words
TMS320C25 Instruction Set Summary concluded
TMS32020
TMS32020 Product Notification
Development support
TMS320 Second-Generation Software and Hardware Support
Software Tools Part Number
Hardware Tools Part Number
Specification overview
Documentation support
Recommended operating conditions
MIN NOM MAX Unit
Parameter Test Conditions MIN TYP§ MAX Unit
Clock Characteristics and Timing
Internal clock option
External clock option
Test Load Circuit
Memory and Peripheral Interface Timing
Parameter MIN TYP MAX Unit
RS, INT, BIO, and XF Timing
Hold Timing
Hold Holda
Serial Port Timing
INT Clkin / Clkx / Clkr
MP/MC IOH
TMS320C25GBA
Parameter Test Conditions MIN TYP MAX Unit
External Clock Option
Clkin
VOH Min
TdC1L-AL Low after CLKOUT1 low
Serial Port Timing
VPP
Eprom Programming
See Notes 14
IPP1
INT0 INT2 VIH
CLKIN, CLKX, Clkr
MP/MC VIL
Internal Clock Option External clock option
CLKOUT1, CLKOUT2
Fcrystal
TdC1-S From Clkout if Is present
TsuIN Setup before CLKOUT1 high
Parameter
Contrast Summary of Electrical Specifications
Clock characteristics and timing
MIN TYP MAX
Hold timing
Memory and peripheral interface timing
RS, INT, BIO, and XF timing
Serial port timing
Timing Diagrams
Clock timing
Memory read timing
BR, PS, D S
Ready
Memory write timing
CLKOUT1 CLKOUT2 Strb
One wait-state memory access timing
MSC
Reset timing
Iack
Interrupt timing TMS32020
Interrupt timing TMS320C25
Serial port receive timing
Serial port transmit timing
BIO timing
External flag timing
PC = N PC = N +
Holda
Hold timing part a
Hold
Execute
Hold timing part B
CLKOUT1 CLKOUT2
Holda Fetch
Fetch Execute
Or is D15-D0 TdHH-AH
Typical Supply Current Characteristics for TMS320C25
TMS320C25FNL Plcc reflow soldering precautions
Mechanical Data
Pin GB grid array ceramic package TMS32020, TMS320C25
Parameter MAX Unit
Advance
Jedec NO. Outline Terminals MIN MAX
Programming the TMS320E25 Eprom cell
Fast programming and verification
EPT
Pin Nomenclature TMS320E25
VCC
EPT VPP
Program Read Output Name ² PIN Verify Inhibit Disable
TMS320E25 Programming Mode Levels
Signal
Erasure
Fast Programming Flowchart
Program verify
Output disable
Read
ROM protection and verification
VIH VIL PGM VPP VCC
TMS320E25 Protect and Verify Eprom Mode Levels
Eprom protect
VSS Clkin EPT VPP
Eprom
Rbit
VIH VIL VPP VCC
VCC VIH VIL PGM VIH/VOH HI-Z VIL/VOL VPP EPT VSS
TMS320 SECOND-GENERATION
NIL
Packaging Information
Other Qualified Versions of TMS320C25
Important Notice