88F6281

Hardware Specifications

1.1Pin Logic

Figure 1: 88F6281 Pin Logic Diagram

VDD

VDD_CPU VDDO

VDD_GE_A

VDD_GE_B VDD_M

VSS CPU_PLL_AVDD CPU_PLL_AVSS CORE_PLL_AVDD CORE_PLL_AVSS XTAL_AVDD XTAL_AVSS

PEX_AVDD SATA0_AVDD

SATA1_AVDD

USB_AVDD

RTC_AVDD RTC_AVSS SSCG_AVDD

SSCG_AVSS VHV

MPP[49:0]

NF_IO[7:0]

NF_CLE

NF_ALE

NF_CEn

NF_REn

NF_WEn

JT_CLK

JT_TDI

JT_TDO

JT_TMS_CPU

JT_TMS_CORE JT_RSTn

SATA0_T_P

SATA0_T_N

SATA0_R_P

SATA0_R_N

SATA1_T_P

SATA1_T_N

SATA1_R_P

SATA1_R_N

RTC_XIN

RTC_XOUT

Power

MPP

NAND

Flash

JTAG

SATA0/1

RTC

Misc.

PCI Express

USB

Gigabit Ethernet

SDRAM

REF_CLK_XIN

XOUT

SYSRSTn

TP

ISET

RESERVED

MRn

NC

PEX_CLK_P

PEX_CLK_N

PEX_TX_P

PEX_TX_N

PEX_RX_P

PEX_RX_N

PEX_ISET

USB_DP

USB_DM

GE_TXCLKOUT

GE_TXD[3:0]

GE_TXCTL

GE_RXD[3:0]

GE_RXCTL

GE_RXCLK

GE_MDC

GE_MDIO

M_CLKOUT

M_CLKOUTn

M_CKE

M_RASn

M_CASn

M_WEn

M_A[14:0]

M_BA[2:0]

M_CSn[3:0]

M_DQ[15:0]

M_DQS[1:0]

M_DQSn[1:0]

M_DM[1:0]

M_ODT[1:0]

M_STARTBURST

M_STARTBURST_IN

M_PCAL

M_NCAL

NOTE: The GE_TXCLKOUT pin is an input only when used as the MII/MMII Transmit Clock.

For details about MPP configuration options see Section 4.1, Multi-Purpose Pins Functional Summary, on page 51.

Doc. No. MV-S104859-U0 Rev. E

 

Copyright © 2008 Marvell

Page 18

Document Classification: Proprietary Information

December 2, 2008, Preliminary

Page 18
Image 18
Marvel Group 88F6281 specifications Pin Logic, Power, Flash, Misc PCI Express, Gigabit Ethernet