88F6281

Hardware Specifications

Figure 18: MDC Master Mode Test Circuit

Test Point

MDC

CL

8.6.6.3SMI Master Mode AC Timing Diagrams

Figure 19: SMI Master Mode Output AC Timing Diagram

VIH(min)

MDC

VIH(min)

MDIO

VIL(max)

tOVB tOVA

Figure 20: SMI Master Mode Input AC Timing Diagram

VIH(min)

MDC

VIH(min)

MDIO

VIL(max)

tSU

tHO

Doc. No. MV-S104859-U0 Rev. E

 

Copyright © 2008 Marvell

Page 100

Document Classification: Proprietary Information

December 2, 2008, Preliminary

Page 100
Image 100
Marvel Group 88F6281 specifications SMI Master Mode AC Timing Diagrams, Mdc