Manuals
/
Xilinx
/
Computer Equipment
/
Computer Hardware
Xilinx
UG518
manual
Appendix B Default Jumper and Switch Settings
Models:
UG518
1
48
55
55
Download
55 pages
58.7 Kb
45
46
47
48
49
50
51
52
Block Diagram
Type/Function Default
8PHY Configuration Pins
Vita 57.1 FMC-LPC Connector
Power Management
Features
User DIP switch
Suspend Mode I/O
Page 48
Image 48
Appendix B:
Default Jumper and Switch Settings
48
www.xilinx.com
SP601 Hardware User Guide
UG518 (v1.1) August 19, 2009
Page 47
Page 49
Page 48
Image 48
Page 47
Page 49
Contents
SP601 Hardware User Guide
UG518 v1.1 August 19, 2009 optional
SP601 Hardware User Guide
Revision History
Date Version Revision
SP601 Hardware User Guide
Table of Contents
UG518 v1.1 August 19
Guide Contents
About This Guide
Additional Resources Conventions
Online Document
Preface About This Guide
Meaning or Use Example
SP601 Evaluation Board
Overview
Additional Information
Features
SP601 Evaluation Board
Block Diagram
Related Xilinx Documents
Related Xilinx Documents
SP601 Features
Feature
Detailed Description
SP601 Features Cont’d Number
Spartan-6 XC6SLX16-2CSG324 Fpga
Detailed Description
2I/O Voltage Rail of Fpga Banks
MB DDR2 Component Memory
Schematic Netname Memory U2
5DDR2 Component Memory Connections
Name
3UCF Location Constraints for DDR2 Sdram Address Inputs
4UCF Location Constraints for DDR2 Sdram Data I/O Pins
SPI x4 Flash
6J12 SPI Flash Programming Header
Schematic Netname
Pin #
Linear Flash BPI
8UCF Location Constraints for BPI Flash Connections
FLASHA6
10UCF Location Constraints for BPI Flash Connections
8PHY Configuration Pins
Schematic Netname U3 M88E111 Pin
10/100/1000 Tri-Speed Ethernet PHY
Bit2 Bit1 Bit0
Schematic Netname U3 M88E111
SP601 Evaluation Board 9PHY Connections Cont’d
USB-to-UART Bridge
CP2103GM Connections
IIC Bus
13IIC Bus Topology
Clock Generation
14UCF Location Constraints for IIC Connections
Vita 57.1 FMC-LPC Connector
16UCF Location Constraints for Oscillator Socket Connections
13 LPC Pinout
13 LPC Pinout Cont’d
18UCF Location Constraints for Vita 57.1 FMC-LPC Connections
Reference Signal Name Color Label Description
Status LEDs
Suspend Mode I/O
Fpga Awake LED and Suspend Jumper
Fpga Init and Done LEDs
Controlled LED
Reference Signal Name Color Label Fpga Pin
User I/O
User DIP switch
Reference Signal Name Color Label Fpga Pin Designator
User Pushbutton Switches
Gpio Male Pin Header
27UCF Location Constraints for User and General-Purpose I/O
Power Management
Fpgaprogb Pushbutton Switch
AC Adapter and 5V Input Power Jack/Switch
Onboard Power Supplies
Power Management
22Estimated Current Draw Rail Estimated Current a
Configuration Options
Jtag Configuration
Configuration Options
32VITA 57.1 FMC Jtag Bypass Jumper
SP601 Evaluation Board
References
Appendix a References
Default Jumper and Switch Settings
Table B-1Default Jumper and Switch Settings
Type/Function Default
Appendix B Default Jumper and Switch Settings
Vita 57.1 FMC Connections
Table C-1VITA 57.1 FMC LPC Connections
LPC Pin
FMCLA08N
SP601 Master UCF
Appendix D SP601 Master UCF
SP601 Hardware User Guide
NET Fpgacmpmosi
NET Smaclkn
Top
Page
Image
Contents