Monaco Technical Reference | Spectrum Signal Processing |
Processor Nodes
| JTAG Test Bus | |
| ‘C6x Host Port | |
| Interface (HPI) Bus | |
Node Local |
| |
Resources |
| |
| Serial | |
‘C6x | Port 0 | |
DSP | Serial | |
| ||
| Port 1 | |
| 128K x 32 | |
| SBSRAM | |
PEM Site |
| |
| 4M x 32 | |
Shared with | SDRAM | |
Node Pair |
| |
DSP | ||
Local | ||
Interface | ||
Bus | ||
| ||
| Node A | |
| Only | |
Address Buffer | ||
and |
| |
Data Latches |
|
Global Shared Bus
Figure 3 Processor Node Block Diagram
10 | Part Number |
| Revision 2.00 |