Spectrum Brands C6x VME64 manual Board Layout

Page 18

Monaco Technical Reference

Spectrum Signal Processing

Introduction

1.7.Board Layout

The following diagram shows the board layout of the Monaco board.

JP10 JP9 JP8 JP7

 

JP4 JP5

 

 

JN6

JN7

 

Node D

 

 

 

‘C6x

 

 

 

 

 

 

 

 

 

PEM Site

 

 

 

 

 

Nodes C and D

 

VME

 

 

 

 

 

JN8

JN9

 

Node C

 

P1

 

 

 

 

 

 

‘C6x

 

 

JN10

JN11

 

Node B

 

 

 

 

 

JP3

 

 

 

 

‘C6x

 

 

 

PEM Site

 

JP2

 

 

 

Nodes A and B

JP1

 

 

1

2

 

 

 

 

 

 

 

 

3

4

JN12

JN13

 

 

5

6

 

 

7

8

 

 

 

Node A

 

 

 

8

9

 

 

 

10 11

 

 

 

‘C6x

 

 

 

12 13

 

 

 

JN1

JN2

 

 

 

 

JN5

 

 

 

 

 

 

 

VME

 

 

PMC Site

 

 

P2

 

 

 

 

 

 

 

 

 

JN4

 

 

 

J3

 

 

 

J1

 

J2

 

 

 

JTAG IN

 

JTAG OUT

J8

 

 

Connector

Connector

DSP~LINK3 Ribbon Cable Connector

 

 

Figure 2 Board Layout

6

Part Number 500-00191

Revision 2.00

Image 18
Contents Monaco Revision Preface IiiDocument Rev Date Changes ChangeHistory Table of Contents Monaco Technical Reference Vii Viii List of Figures Table of Contents List of Tables Xii Features IntroductionProduct Operation Processors PMC InterfacesVME PEMReference Documents On-Board Power Supply General Bus ArchitectureJtag Reset Reset ConditionsVME A24 Slave Interface Reset SysresetBoard Layout Board LayoutJumper settings Jumper Settings DescriptionOUT Part Number Processor Configurations Populated Processor NodesProcessor Node Block Diagram Processor Memory Configuration Internal MemoryExternal Memory 0x0180 DSP Memory Map Address Nodes B, C, and DProcessor Expansion Module Synchronous Burst SramSynchronous Dram Host PortProcessor Booting Processor Boot Source Jumpers NodeSerial Port Routing Serial Port RoutingPEM Connections for Serial Port 0 VME and PMC Connections for Serial PortMemory Global Shared Bus Access Source TargetGlobal Shared Bus ArbitrationSingle Cycle Bus Access Burst Cycle Bus AccessLocked Cycles Global Shared Bus VME64 Bus Interface VME OperationSCV64 Primary Slave A32/A24 Interface Access A24 Secondary Slave InterfaceA24 Secondary Interface Memory Map HPI Register Addresses VME address HpiaMaster A32/A24/A16 SCV64 Interface VME64 Bus Interface DSP~LINK3 Interface DSP~LINK3 Data Transfer Operating ModesAddress Strobe Control Mode AstrbenInterface Signals DSP~LINK3 ResetDSP~LINK3 Interface Hurricane Configuration PCI InterfacePCI Offset Address Hurricane Register Set Value InitializeBCC2A Hurricane Implementation PCI DeviceJtag Debugging Jtag ChainJtag Debugging Interrupt Handling OverviewDSP~LINK3 Interrupts to Node a Interrupt RoutingHurricane Interrupt PEM InterruptsPCI Bus Interrupts SCV64 InterruptKipl Status Bits and the Iack Cycle KIPL2 KIPL1 KIPL0Bus Error Interrupts Bit Node Whose Access Caused the Bus ErrorInter-processor Interrupts VME Host Interrupts To Any NodeRegister Address Summary Access Privilege Bus RegistersVpage Register KFC2..0 KSIZE1..0 KADDR1..0Vstatus Register Buserra KavecKIPL2..0 Vinta Register Vintb Register Vintc Register Vintd Register Kiplenc Kipl Enable RegisterKiplend KiplenbDL3RESET DSP~LINK3 RegisterID Register Hintb VME A24 Status RegisterHinta HintcVME A24 Control Register Registers Monaco SpecificationsBoard Identification Monaco67Specifications Parameter GeneralData Access/Transfer Performance Performance and Data ThroughputSpecifications Connector Pinouts Connector LayoutVME Connectors VME P1 Connector PinoutVME P2 Connector Pinout PMC to VME P2 VME P2 Connector DSP~LINK3 to VME P2 PMC Connectors PMC Connector JN1 PinoutPMC Connector JN2 PMC Connector JN4 Non-standard PMC Connector JN5 PEM Connectors PEM 1 Connector PinoutPEM 2 Connector Pinout Jtag Connectors Jtag in Connector PinoutJtag OUT Connector Connector Pinouts Appendix a SCV64 Register Values SCV64 Register InitializationSCV64 Register Initialization Index VMEInterrupts to node A, 40 register Reset Jtag Sysreset