AMD Geodeā„¢ SC2200 Processor Data Book 35
Signal Definitions 32580B
T30 VCORE PWR --- --- ---
T31 VCORE PWR --- --- ---
U1 AD0 I/O INPCI,
OPCI
VIO Cycle Multiplexed
A0 O OPCI
U2 IDE_ADDR2 O O1/4 VIO PMR[24] = 0
TFTD4 O O1/4 PMR[24] = 1
U3 AD2 I/O INPCI,
OPCI
VIO Cycle Multiplexed
A2 O OPCI
U4 VCORE PWR --- --- ---
U13 VSS GND --- --- ---
U14 VSS GND --- --- ---
U15 VSS GND --- --- ---
U16 VSS GND --- --- ---
U17 VSS GND --- --- ---
U18 VSS GND --- --- ---
U19 VSS GND --- --- ---
U28 VCORE PWR --- --- ---
U29 AC97_RST# O O2/5 VIO FPCI_MON = 0
F_STOP# O O2/5 FPCI_MON = 1
U30 BIT_CLK I INTVIO FPCI_MON = 0
F_TRDY# O O1/4 FPCI_MON = 1
U31 SDATA_IN I INTVIO FPCI_MON = 0
F_GNT0# O O2/5 FPCI_MON = 1
V1 IDE_DATA15 I /O INTS1,
TS1/4
VIO PMR[24] = 0
TFTD7 O O1/4 PMR[24] = 1
V2 IDE_DATA14 I /O INTS1,
TS1/4
VIO PMR[24] = 0
TFTD17 O O1/4 PMR[24] = 1
V3 IDE_DATA13 I /O INTS1,
TS1/4
VIO PMR[24] = 0
TFTD15 O O1/4 PMR[24] = 1
V4 VSS GND --- --- ---
V13 VCORE PWR --- --- ---
V14 VCORE PWR --- --- ---
V15 VSS GND --- --- ---
V16 VSS GND --- --- ---
V17 VSS GND --- --- ---
V18 VCORE PWR --- --- ---
V19 VCORE PWR --- --- ---
V28 VSS GND --- --- ---
V29 SDCLK3 O O2/5 VIO ---
V30 GXCLK O O2/5 VIO PMR[23]3 = 0 and
PMR[29] = 0
FP_VDD_ON O O1/4 PMR[23]3 = 1
TEST3 O O2/5 PMR[23]3 = 0 and
PMR[29] = 1
Ball
No. Signal Name
I/O
(PU/PD)
Buffer1
Type
Power
Rail Configuration
V31 GPIO16 I/O
(PU22.5)
INT
, O2/5 VIO PMR[0] = 0 and
FPCI_MON = 0
PC_BEEP O O2/5 PMR[0] = 1 = 0
and FPCI_MON =
0
F_DEVSEL# O O2/5 FPCI_MON = 1
W1 VIO PWR --- --- ---
W2 VSS GND --- --- ---
W3 IDE_DATA12 I/O INTS1,
TS1/4
VIO PMR[24] = 0
TFTD13 O O1/4 PMR[24] = 1
W4 IDE_DATA11 I/O INTS1,
TS1/4
VIO PMR[24] = 0
GPIO41 I/O INTS1,
O1/4
PMR[24] = 1
W13 VCORE PWR --- --- ---
W14 VCORE PWR --- --- ---
W15 VSS GND --- --- ---
W16 VSS GND --- --- ---
W17 VSS GND --- --- ---
W18 VCORE PWR --- --- ---
W19 VCORE PWR --- --- ---
W286MD57 I/O INT
, TS2/5 VIO ---
W29 SDCLK1 O O2/5 VIO ---
W30 VSS GND --- --- ---
W31 VIO PWR --- --- ---
Y15IDE_DATA10 I/O INTS1,
TS1/4
VIO PMR[24] = 0
DDC_SCL O OD4PMR[24] = 1
Y25IDE_DATA9 I/O INTS1,
TS1/4
VIO PMR[24] = 0
DDC_SDA I/O INT
, OD4PMR[24] = 1
Y3 IDE_DATA8 I/O INTS1,
TS1/4
VIO PMR[24] = 0
GPIO40 I/O INTS1,
O1/4
PMR[24] = 1
Y4 IDE_IOR0# O O1/4 VIO PMR[24] = 0
TFTD10 O O1/4 PMR[24] = 1
Y286MD58 I/O INT
, TS2/5 VIO ---
Y296MD59 I/O INT
, TS2/5 VIO ---
Y306MD60 I/O INT
, TS2/5 VIO ---
Y316MD56 I/O INT
, TS2/5 VIO ---
AA1 IDE_RST# O O1/4 VIO PMR[24] = 0
TFTDCK O O1/4 PMR[24] = 1
AA2 IDE_DATA7 I/O INTS1,
TS1/4
VIO PMR[24] = 0
INTD# I INTS PMR[24] = 1
AA3 IDE_DATA6 I/O INTS1,
TS1/4
VIO PMR[24] = 0
IRQ9 I INTS1 PMR[24] = 1
Ball
No. Signal Name
I/O
(PU/PD)
Buffer1
Type
Power
Rail Configuration
Table 3-2. BGU481 Ball Assignment - Sorted by Ball Number (Continued)