32580B

Signal Definitions

Table 3-2. BGU481 Ball Assignment - Sorted by Ball Number (Continued)

Ball

 

I/O

Buffer1

Power

 

No.

Signal Name

(PU/PD)

Type

Rail

Configuration

 

 

 

 

 

 

AA4

IDE_DATA5

I/O

INTS1,

VIO

PMR[24] = 0

 

 

 

TS1/4

 

 

 

CLK27M

O

O1/4

 

PMR[24] = 1

AA28

SDCLK2

O

O2/5

VIO

---

AA296

MD61

I/O

INT, TS2/5

VIO

---

AA306

MD62

I/O

INT, TS2/5

VIO

---

AA316

MD63

I/O

INT, TS2/5

VIO

---

AB1

IDE_DATA4

I/O

INTS1,

VIO

PMR[24] = 0

 

 

 

TS1/4

 

 

 

FP_VDD_ON

O

O1/4

 

PMR[24] = 1

AB2

VSS

GND

---

---

---

AB3

VIO

PWR

---

---

---

AB4

IDE_DATA3

I/O

INTS1,

VIO

PMR[24] = 0

 

 

 

TS1/4

 

 

 

TFTD12

O

O1/4

 

PMR[24] = 1

AB286

MD24

I/O

INT, TS2/5

VIO

---

AB29

VIO

PWR

---

---

---

AB30

VSS

GND

---

---

---

AB31

DQM7

O

O2/5

VIO

---

AC1

IDE_DATA1

I/O

INTS1,

VIO

PMR[24] = 0

 

 

 

TS1/4

 

 

 

TFTD16

O

O1/4

 

PMR[24] = 1

AC2

IDE_DATA2

I/O

INTS1,

VIO

PMR[24] = 0

 

 

 

TS1/4

 

 

 

TFTD14

O

O1/4

 

PMR[24] = 1

AC3

IDE_DATA0

I/O

INTS1,

VIO

PMR[24] = 0

 

 

 

TS1/4

 

 

 

TFTD6

O

O1/4

 

PMR[24] = 1

AC4

IDE_DREQ0

I

INTS1

VIO

PMR[24] = 0

 

TFTD8

O

O1/4

 

PMR[24] = 1

AC286

MD25

I/O

INT, TS2/5

VIO

---

AC296

MD26

I/O

INT, TS2/5

VIO

---

AC306

MD27

I/O

INT, TS2/5

VIO

---

AC31

DQM3

O

O2/5

VIO

---

AD1

IDE_IORDY0

I

INTS1

VIO

PMR[24] = 0

 

TFTD11

O

O1/4

 

PMR[24] = 1

AD2

IDE_IOW0#

O

O1/4

VIO

PMR[24] = 0

 

TFTD9

O

O1/4

 

PMR[24] = 1

AD3

IDE_ADDR0

O

O1/4

VIO

PMR[24] = 0

 

TFTD3

O

O1/4

 

PMR[24] = 1

AD4

IDE_DACK0#

O

O1/4

VIO

PMR[24] = 0

 

TFTD0

O

O1/4

 

PMR[24] = 1

AD286

MD52

I/O

INT, TS2/5

VIO

---

AD296

MD29

I/O

INT, TS2/5

VIO

---

AD306

MD30

I/O

INT, TS2/5

VIO

---

AD316

MD31

I/O

INT, TS2/5

VIO

---

AE1

IDE_ADDR1

O

O1/4

VIO

PMR[24] = 0

 

TFTD2

O

O1/4

 

PMR[24] = 1

AE2

VSS

GND

---

---

---

Ball

 

I/O

Buffer1

Power

 

No.

Signal Name

(PU/PD)

Type

Rail

Configuration

 

 

 

 

 

 

AE3

VIO

PWR

---

---

---

AE4

VSS

GND

---

---

---

AE28

VSS

GND

---

---

---

AE29

VIO

PWR

---

---

---

AE30

VSS

GND

---

---

---

AE316

MD28

I/O

INT, TS2/5

VIO

---

AF1

IRQ14

I

INTS1

VIO

PMR[24] = 0

 

TFTD1

O

O1/4

 

PMR[24] = 1

AF2

IDE_CS0#

O

O1/4

VIO

PMR[24] = 0

 

TFTD5

O

O1/4

 

PMR[24] = 1

AF3

SOUT1

O

O8/8

VIO

---

 

CLKSEL1

I

INSTRP

 

Strap (See Table

 

 

(PD100)

 

 

3-4 on page 45.)

AF4

OVER_CUR#

I

INTS

VIO

---

AF286

MD50

I/O

INT, TS2/5

VIO

---

AF296

MD49

I/O

INT, TS2/5

VIO

---

AF306

MD54

I/O

INT, TS2/5

VIO

---

AF316

MD53

I/O

INT, TS2/5

VIO

---

AG1

GPIO18

I/O

INTS, O8/8

VIO

PMR[16] = 0

 

 

(PU22.5)

 

 

 

 

DTR1#/BOUT1

O

O8/8

 

PMR[16] =1

 

 

(PU22.5)

 

 

 

AG2

SIN1

I

INTS

VIO

---

AG3

X27I

I

WIRE

VIO

---

AG4

TEST1

O

O2/5

VIO

PMR[29] = 1

 

PLL6B

I/O

INTS,

 

PMR[29] = 0

 

 

 

TS2/5

 

 

AG286

MD21

I/O

INT, TS2/5

VIO

---

AG29

DQM6

O

O2/5

VIO

---

AG30

DQM2

O

O2/5

VIO

---

AG316

MD55

I/O

INT, TS2/5

VIO

---

AH1

POWER_EN

O

O1/4

VIO

---

AH2

X27O

O

WIRE

VIO

---

AH3

TEST0

O

O2/5

VIO

PMR[29] = 1

 

PLL2B

I/O

INT, TS2/5

 

PMR[29] = 0

AH4

VIO

PWR

---

---

---

AH5

PWRBTN#

I

INBTN

VSB

---

 

 

(PU100)

 

 

 

AH6

GPWIO0

I/O

INTS,

VSB

---

 

 

(PU100)

TS2/14

 

 

AH7

VSS

GND

---

---

---

AH8

CLK32

O

O2/5

VSB

---

AH9

POR#

I

INTS

VIO

---

AH106

MD3

I/O

INT, TS2/5

VIO

---

AH116

MD5

I/O

INT, TS2/5

VIO

---

AH12

WEA#

O

O2/5

VIO

---

AH13

VSS

GND

---

---

---

AH14

VIO

PWR

---

---

---

AH15

MA1

O

O2/5

VIO

---

36

AMD Geode™ SC2200 Processor Data Book

Page 36
Image 36
AMD SC2200 manual AA4 IDEDATA5