338 AMD Geode™ SC2200 Processor Data Book
Video Processor Module - Register Summary
32580B
7.3 Register Descriptions

The register space for accessing and configuring the Video

Processor is located in the Core Logic Chipset Register

Space (F0-F5). The Chipset Register Space is accessed

via the PCI interface using the PCI Type One Configuration

Mechanism (see Section 6.3.1 "PCI Configuration Space

and Access Methods" on page 183).

7.3.1 Register Summary

The tables in this subsection summarize the registers of

the Video Processor. Included in the tables are the regis-

ter’s reset values and page references where the bit for-

mats are found.

Table 7-3. F4: PCI Header Registers for Video Processor Support Summary

F4 Index
Width
(Bits) Type Name
Reset
Value
Reference
(Table 7-6)
00h-01h 16 RO Vendor Identification Register 100Bh Page 341
02h-03h 16 RO Device Identification Register 0504h Page341
04h-05h 16 R/W PCI Command Register 0000h Page341
06h-07h 16 RO PCI Status Register 0280h Page341
08h 8 RO Device Revision ID Register 01h Page341
09h-0Bh 24 RO PCI Class Code Register 030000h Page 341
0Ch 8 RO PCI Cache Line Size Register 00h Page341
0Dh 8 RO PCI Latency Timer Register 00h Page341
0Eh 8 RO PCI Header Type Register 00h Page341
0Fh 8 RO PCI BIST Register 00h Page341
10h-13h 32 R/W Base Address Register 0 (F4BAR0). Sets the base address for the
memory-mapped Video Configuration Registers within the Video
Processor. Refer to Table 7-7 on page 343 for programming infor-
mation regarding the register offsets accessed through this regis-
ter.
00000000h Page341
14h-17h 32 R/W Base Address Register 1 (F4BAR1). Reserved. 00000000h Page341
18h-1Bh 32 R/W Base Address Register 2 (F4BAR2). Sets the base address for the
memory-mapped VIP (Video Interface Port) Registers (summa-
rized in Table 7-8 on page 360).
00000000h Page341
1Ch-2Bh -- -- Reserved 00h Page341
2Ch-2Dh 16 RO Subsystem Vendor ID 100Bh Page 341
2Eh-2Fh 16 RO Subsystem ID 0504h Page341
30h-3Bh -- -- Reserved 00h Page 342
3Ch 8 R/W Interrupt Line Register 00h Page 342
3Dh 8 R/W Interrupt Pin Register 03h Page 342
3Eh-FFh --- --- Reserved 00h Page 342

Table 7-4. F4BAR0: Video Processor Configuration Registers Summary

F4BAR0+
Memory
Offset
Width
(Bits) Type Name
Reset
Value
Reference
(Table 7-7)
00h-03h 32 R/W Video Configuration Register 00000000h Page 343
04h-07h 32 R/W Display Configuration Register x0000000h Page 344
08h-0Bh 32 R/W Video X Position Register 00000000h Page 346
0Ch-0Fh 32 R/W Video Y Position Register 00000000h Page 346
10h-13h 32 R/W Video Upscaler Register 00000000h Page346
14h-17h 32 R/W Video Color Key Register 00000000h Page347
18h-1Bh 32 R/W Video Color Mask Register 00000000h Page 347
1Ch-1Fh 32 R/W Palette Address Register xxxxxxxxh Page 348
20h-23h 32 R/W Palette Data Register xxxxxxxxh Page 348
24h-27h 32 RO Reserved --- Page348