Device User Guide — 9S12C128DGV1/D V01.05

VDDX

C6

VSSA

C3

 

VSSX

 

 

VDD1

C1

VSS1

VSSR C4

VDDR

VDDA

VSS2

C2

VDD2

VSSPLL

 

 

R3

 

 

C5

R2

 

 

 

 

 

 

Q1

 

C9

C10

C8

C7

 

R1

VDDPLL

 

 

 

 

Figure 8-6 Recommended PCB Layout for 80QFP Pierce Oscillator

Section 9 Clock Reset Generator (CRG) Block Description

Consult the CRG Block User Guide for information about the Clock and Reset Generator module.

9.1 Device-specific information

The CRG is part of the IPBus domain.

79

Page 79
Image 79
Motorola MC9S12C-Family Clock Reset Generator CRG Block Description, Recommended PCB Layout for 80QFP Pierce Oscillator