3

PCCchip2

Functional Description

The following sections provide an overview of the functions provided by the PCCchip2. A detailed programming model for the PCCchip2 control and status registers is provided in a later section.

General Description

The PCCchip2 interfaces the MC68040 microprocessor bus to the local peripherals on the Single-Board Computers including: battery-backed RAM, Serial Communications Controller (CL-CD2401), LAN controller (82596CA), and SCSI controller (NCR53C710). The PCCchip2 also provides two 32-bit timers and a parallel I/O port. The block diagram of the PCCchip2 is shown as Figure 3-1.

MC68040 BUS

TICK

TIMER 1

MC68040

BUS

I/F

TICK

TIMER 2

BBRAM

I/F

PRINTER

PORT

I/F

CD2401

SERIAL

I/F

MISC.

MAP

DECODER

INTERRUPT

HANDLER

BBRAM

PARALLEL

I/O PORT

CD2401

SCC

SCSI

LANC

MEMC040

bd065 9209

Figure 3-1. PCCchip2 Block Diagram

3-2

Computer Group Literature Center Web Site

Page 200
Image 200
Motorola MVME1X7P manual General Description, PCCchip2 Block Diagram