Programming Model

General Purpose Input/Output Pin Control Register

 

ADR/SIZ

 

 

 

 

$FFF42019 (8 bits)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

BIT

23

22

 

21

 

20

19

 

18

17

16

 

 

 

 

 

 

 

 

 

 

 

 

 

 

NAME

 

 

 

 

 

 

 

 

GPI

GPOE

GPO

 

 

 

 

 

 

 

 

 

 

 

 

 

 

OPER

R

R

 

R

 

R

R

 

R

R/W

R/W

 

 

 

 

 

 

 

 

 

 

 

 

 

 

RESET

0

0

 

0

 

0

0

 

X

0 PL

0 PL

 

 

 

 

 

 

 

 

 

 

 

 

 

GPO

 

When GPO is set, and GPOE is set, the GPIO pin is at a

 

 

 

 

logic high level. When GPO is cleared, and GPOE is set,

 

 

 

 

the GPIO pin is at a logic low level.

 

 

 

 

GPOE

 

This bit controls whether or not the PCCchip2 drives the

 

 

 

 

GPIO pin. When GPOE is set, the PCCchip2 drives the

 

 

 

 

GPIO pin. When GPOE is cleared, the PCCchip2 does not

 

 

 

 

drive the GPIO pin.

 

 

 

 

 

 

 

GPI

 

This bit reflects the state of the GPIO pin. It is set when

 

 

 

 

GPIO is high and cleared when GPIO is low. On the

 

 

 

 

Single-Board Computers, the PCCGPIO1 pin is

 

 

 

 

 

connected to the remote reset connector pin 19.

 

Tick Timer 2 Interrupt Control Register

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

ADR/SIZ

 

 

 

 

$FFF4201A (8 bits)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

BIT

15

14

 

13

 

12

11

 

10

9

8

 

 

 

 

 

 

 

 

 

 

 

 

 

 

NAME

 

 

 

INT

 

IEN

ICLR

 

IL2

IL1

IL0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

OPER

R

R

 

R

 

R/W

C

 

R/W

R/W

R/W

 

 

 

 

 

 

 

 

 

 

 

 

 

 

RESET

0

0

 

0 PL

 

0 PL

0 PL

 

0 PL

0 PL

0 PL

 

 

 

 

 

 

 

 

 

 

 

 

 

IL2-IL0

 

Interrupt Request Level. These three bits select the

 

 

 

 

interrupt level for Tick Timer 2. Level 0 does not generate

 

 

 

 

an interrupt.

 

 

 

 

 

 

 

ICLR

 

Writing a logic 1 into this bit clears the INT status bit.

 

 

 

 

This bit is always read as zero.

 

 

 

 

 

IEN

 

Interrupt Enable. When this bit is high, the interrupt is

 

 

 

 

enabled. The interrupt is disabled when this bit is low.

3

http://www.motorola.com/computer/literature

3-25

Page 223
Image 223
Motorola MVME1X7P manual General Purpose Input/Output Pin Control Register, Gpoe, Gpi