non-privileged access cycles, VMEbus 2-34, 2-37

Non-Volatile RAM (NVRAM) 1-3memory map 1-41

see BBRAM 1-41

O

overflow counter output tick timer 1 3-23tick timer 2 3-22

overflow counter, VMEchip2 ASIC 2-72, 2-73

P

P2 connector

and Ethernet station address 1-15parallel port interface (PCCchip2 ASIC) 3-6parallel printer port 1-14

PCCchip2 ASIC

82596CA LAN controller interface 3-3BBRAM interface 3-3

block diagram 3-2CD2401 SCC interface 3-7Chip ID register 3-15Chip Revision register 3-14features 3-1

functional description 3-2General Control register 3-15general-purpose I/O pin 3-7LANC Error Status and Interrupt

Control registers 3-34

memory map 1-32, 3-10parallel port interface 3-6programming model 3-11programming printer port 3-39programming SCSI Error Status and

Interrupt registers 3-37programming tick timers 3-18

SCC Error Status register and Interrupt Control registers 3-27

SCSI controller interface 3-6tick timer support 1-16, 3-9

Vector Base register 3-16periodic interrupt example 1-47periodic interrupts (PCCchip2 ASIC) 3-18Petra ASIC

functionality of 1-2

redundancies with VMEchip2 1-18PIACK register, modem 3-31polarity

GPIO 3-24

LANC interrupt 3-35printer acknowledge 3-39printer busy 3-43printer fault 3-40printer paper error 3-42printer select 3-41

power monitor function, VMEbus 2-17powerup reset, VMEchip2 ASIC 2-70prescaler

clock (PCCchip2 ASIC) 3-21

Clock Adjust register (PCCchip2 ASIC) 3-20

Count register (PCCchip2 ASIC) 3-20VMEchip2 ASIC 2-14

printer

acknowledge status (ACK) 3-44busy status 3-44

data 3-47

data output enable 3-46fault status 3-44input prime 3-46interface 1-14memory map 1-31paper error status 3-44port 1-14

select status 3-44

Printer ACK Interrupt Control register (PCCchip2 ASIC) 3-39

Printer BUSY Interrupt Control register (PCCchip2 ASIC) 3-43

Printer Data register (PCCchip2 ASIC) 3-47Printer Fault Interrupt Control register

(PCCchip2 ASIC) 3-40

I

N D E X

http://www.motorola.com/computer/literature

IN-9

Page 311
Image 311
Motorola MVME1X7P manual IN-9