Index

I

N D E X

B

Back Off signal (PCCchip2 ASIC) 3-5backward compatibility 1-2

base address, VMEchip2 LCSR 2-20battery backup 1-10

BBRAM

configuration area memory map 1-42interface, PCCchip2 3-3

memory map 1-41speed control 3-15

BBRAM (battery-backed-up RAM) 1-12restoring lost Ethernet address 1-15

BBSY* signal, VMEbus 2-98BERR* signal, VMEbus 2-17BGIN filters, VMEbus 2-98binary number, symbol for xxiii

block (D64) access cycles, VMEbus 2-33,2-36

block access cycles, VMEbus 2-33, 2-36block diagrams

MVME1X7P board 1-4PCCchip2 ASIC 3-2VMEchip2 ASIC 2-5

block transfer

cycles, VMEchip2 DMAC 2-11mode 2-9

modes, DMAC 2-59board

address, GCSR 2-48

failure signal, VMEchip2 ASIC 2-70ID 1-44

serial number 1-44speed 1-46

status/control register, VMEchip2 2-106Board Control register, VMEchip2 2-101BRDFAIL* signal pin, VMEchip2 ASIC

2-70,2-71

broadcast interrupt function (VMEchip2 timers) 2-15

broadcast mode, VMEbus 2-16

BSY signal and arbitration timer 2-17burst read cycle type 4-5

burst write cycle type 4-6bus error 3-4

processing 1-55sources 1-54status, SCSI 3-37

bus map decoder, LCSR 2-20bus sizing, VMEchip2 ASIC 2-6bus timer (local) 1-17

bus timer enable/disable, VMEbus 2-17bus timers, example of use 1-51

byte counter, DMAC 2-60

C

cache coherency MCECC sector 4-4MVME1x7P 1-49

cache inhibit function 1-20

cautions for use of reset (VMEchip2) 2-101CD2401 serial controller chip 1-12,3-7

memory map 1-36

changes from previous boards A-1checksum byte 1-46

chip arbiter, VMEbus 2-17

chip ID and revision registers (VMEchip2 ASIC) 2-100

Chip ID register MCECC sector 4-13PCCchip2 ASIC 3-14

Chip Revision register MCECC sector 4-13PCCchip2 ASIC 3-14

Chip Speed register (PCCchip2 ASIC) 3-46clear bits

LANC error 3-34SCSI error 3-37

clear overflow counter tick timer 1 3-23tick timer 2 3-22

clear-on-compare tick timer 1 3-23tick timer 2 3-22

IN-2

Computer Group Literature Center Web Site

Page 304
Image 304
Motorola MVME1X7P manual Bbram