PRODUCT PREVIEW

TMS320C6454

Fixed-Point Digital Signal Processor

www.ti.com

SPRS311A –APRIL 2006 –REVISED DECEMBER 2006

7.8 PLL2 and PLL2 Controller

The secondary PLL controller generates interface clocks for the Ethernet media access controller (EMAC) and the DDR2 memory controller.

As shown in Figure 7-23, the PLL2 controller features a PLL multiplier controller and one divider (D1). The PLL multiplier is fixed to a x20 multiplier rate and the divider D1 can be programmed to a ÷2 or ÷5 mode.

PLL2 power is supplied externally via the PLL2 power supply (PLLV2). An external PLL filter circuit must be added to PLLV2 as shown in Figure 7-23. The 1.8-V supply for the EMI filter must be from the same 1.8-V power plane supplying the I/O power-supply pin, DVDD18. TI requires EMI filter manufacturer Murata, part number NFM18CC222R1C3.

All PLL external components (C161, C162, and the EMI Filter) should be placed as close to the C64x+ DSP device as possible. For the best performance, TI requires that all the PLL external components be on a single side of the board without jumpers, switches, or components other than the ones shown. For reduced PLL jitter, maximize the spacing between switching signals and the PLL external components (C161, C162, and the EMI Filter). The minimum CLKIN2 rise and fall times should also be observed. For the input clock timing requirements, see Section 7.8.4, PLL2 Controller Input Clock Electrical Data/Timing.

CAUTION

The PLL controller module as described in the TMS320C645x DSP Software-ProgrammablePhase-Locked Loop (PLL) Controller User's Guide (literature number SPRUE56) includes a superset of features, some of which are not supported on the C6454 DSP. The following sections describe the features that are supported; it should be assumed that any feature not included in these sections is not supported by the C6454 DSP.

 

 

 

TMS320C6454 DSP

 

 

 

 

 

 

 

PLLV2

 

 

 

SYSCLK3 (From PLL1 Controller)

 

+1.8 V

 

 

 

 

 

SYSCLK2 (From PLL1 Controller)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

560 pF

0.1 pF

 

 

 

 

DDR2

 

 

EMI Filter

 

 

 

 

 

 

 

 

C161

C162

PLLREF

PLL2

PLLOUT

/2

Memory

 

 

 

 

 

 

 

 

 

 

Controller

 

 

 

 

 

 

 

 

 

 

 

CLKIN2(B)(C)

 

 

 

 

 

 

 

 

 

 

 

PLLM

 

 

DIVIDER D1

EMAC

 

 

 

 

x20

 

1

SYSREFCLK

(A) SYSCLK1

 

 

 

 

 

 

0

/x

 

 

 

 

 

 

 

 

 

 

1

PLL2 Controller

A./x must be programmed to /2 for GMII (default) and to /5 for RGMII.

B.If EMAC is enabled with RGMII, or GMII, CLKIN2 frequency must be 25 MHz.

C.CLKIN2 is a 3.3-V signal.

Figure 7-23. PLL2 Block Diagram

138

C64x+ Peripheral Information and Electrical Specifications

Submit Documentation Feedback

Page 138
Image 138
Texas Instruments TMS320C6454 warranty PLL2 and PLL2 Controller