www.ti.com

TMS320C6454 Fixed-Point Digital Signal Processor

SPRS311A –APRIL 2006 –REVISED DECEMBER 2006

Megamodule M

Data SCR

M

 

 

32(SYSCLK2)

32 (SYSCLK2)

CFG SCR

32-bit

(SYSCLK2)

M

S

S

32

(SYSCLK3)

Bridge 7

32 (SYSCLK2)

MUX

32

(SYSCLK3)

32

(SYSCLK3)

32

(SYSCLK3)

32

(SYSCLK3)

32

(SYSCLK3)

32

(SYSCLK3)

32

(SYSCLK3)

32

(SYSCLK3)

32

(SYSCLK3)

32

(SYSCLK2)

32

(SYSCLK2)

S

GPIO

 

 

 

 

S

McBSPs

 

 

 

 

S

PCI

 

 

 

 

S

I2C

 

 

 

 

S

Timers

 

 

 

 

S

HPI

 

 

 

 

S

EMAC/MDIO

 

 

SPLL

Controllers(A)

Device

SConfiguration Registers(A)

S

EDMA3 CC

 

 

 

 

S

EDMA3 TC0

 

 

PRODUCT PREVIEW

32

(SYSCLK2)

M

Configuration Bus

Data Bus

A.Only accessible by the C64x+ Megamodule.

B.All clocks in this figure are generated by the PLL1 controller.

MUX

32

(SYSCLK2)

32

(SYSCLK2)

32

(SYSCLK2)

SEDMA3 TC1

S EDMA3 TC2

S

EDMA3 TC3

 

 

Figure 4-2. C64x+ Megamodule - SCR Connection

Submit Documentation Feedback

System Interconnect

75

Page 75
Image 75
Texas Instruments TMS320C6454 warranty C64x+ Megamodule SCR Connection