190 AMD Geodeā„¢ LX Processors Data Book
CPU Core Register Descriptions
33234H
5.5.2.100 L2 Cache Tag with Increment MSR (L2_TAG_I_MSR)
The L2_TAG_I_MSR has the auto incremented L2 cache tag, MRU and valid bits for diagnostic accesses.
Bit descriptions for this register are the same as for L2_TAG_MSR (MSR 00001924h), except read/write of this register
causes an auto increment on the L2_INDEX_MSR (MSR 00001922h).
5.5.2.101L2 Cache Built-In Self-Test MSR (L2_BIST_MSR)
L2_BIST_MSR has the L2 cache index for diagnostic accesses.
MSR Address 00001925h
Type R/W
Reset Value 00000000_00000000h
L2_TAG_I_MSR Register Map
63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32
RSVD
313029282726252423222120191817161514131211109876543210
L2_TAG RSVD L2_MRU RSVD
L2_VALID
MSR Address 00001926h
Type R/W
Reset Value 00000000_00000000h
L2_BIST_MSR Register Map
63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32
RSVD
313029282726252423222120191817161514131211109876543210
RSVD
BIST_MRU_GO
BIST_DATA_CMP_STAT
BIST_DATA_GO
BIST_TAG_GO_CMP
BIST_TAG_GO_WAY3
BIST_TAG_GO_WAY2
BIST_TAG_GO_WAY1
BIST_TAG_GO_WAY0
BIST_TAG_GO
BIST_MRU_DRT_EN
BIST_MRU_EN
BIST_DATA_DRT_EN
BIST_DATA_EN
BIST_TAG_DRT_EN
BIST_TAG_EN
L2_BIST_MSR Bit Descriptions
Bit Name Description
63:30 RSVD (RO) Reserved (Read Only). (Default = 0)
29 BIST_MRU_GO
(RO)
L2 Cache Most Recently Used BIST Result (Read Only).
0: Fail. (Default)
1: Pass.
28:13 BIST_DATA_
CMP_STAT (RO)
L2 Cache Data BIST Result (Read Only). One for each passed comparator - 16
total. (Default = 0)
12 BIST_DATA_GO
(RO)
L2 Cache Data BIST Result (Read Only).
0: Fail. (Default)
1: Pass.
11 BIST_TAG_GO_
CMP (RO)
L2 Cache Tag Comparator BIST Result (Read Only).
0: Fail. (Default)
1: Pass.