610 AMD Geodeā„¢ LX Processors Data Book
Electrical Specifications
33234H
Figure 7-6. Drive Level and Measurement Points for Switching CharacteristicsTable 7-10. VIP Interface Signals
Symbol Parameter Min Max Unit Comments
tCK VIPCLK period 12.5 ns 80 MHz
tCH VIPCLK High time 3.0 ns 45% tCK
tCL VIPCLK Low time 3.0 ns 45% tCK
tVAL VIP_SYNC Output Valid Delay time from VIPCLK 1.0 4.0 ns
tSU1 VID[7:0] Input Setup time to VIPCLK 2.0 ns
tH1 VID[7:0] Input Hold time from VIPCLK. 0.2 ns
VIPCLK
Outputs
Inputs
50%
Valid Input
Valid Output n+1
Valid Outp ut n
50%
50%
tVAL1,2 Min
tVAL1,2 Max
tSU1,2
tH1,2
tCK
tCH tCL