Xilinx SP605 Block Diagram, Overview, Switches, VITA 57.1 FMC LPC Connector Configuration Options

Models: SP605

1 67
Download 67 pages 13.67 Kb
Page 9
Image 9
Overview

Overview

17. Switches

Power On/Off slide switch

System ACE CF Reset pushbutton

System ACE CF bitstream image select DIP switch

Mode DIP switch

18. VITA 57.1 FMC LPC Connector

Configuration Options

3. SPI x4 Flash (both onboard and off-board)

4. Linear BPI Flash

5. System ACE CF and CompactFlash Connector

6. USB JTAG

Power Management

AC Adapter and 12V Input Power Jack/Switch

Onboard Power Regulation

Block Diagram

Figure 1-1shows a high-level block diagram of the SP605 and its peripherals.

LED

DIP Switch

User SMA x2

1-Lane I/Fs:

 

PCIe 125 MHz Clk

PCIe Edge Conn.

 

SMA REFCLK

SMA x4 SFP

 

SFPCLK

FMC-LPC

 

FMC GBTCLK

 

 

 

Part of

FMC-LPC

Expansion

Connector

SFP IIC Bus

JTAG

JTAG

 

 

 

 

System ACE

 

 

 

Main IIC Bus

MPU I/F

DED

MGTs

 

 

 

 

 

 

 

 

L/S

Bank 0

 

USB UART and

JTAG

 

2.5V

 

 

 

USB Mini-B

USB JTAG Logic

 

 

 

 

 

 

Connector

and USB Mini-B

 

 

 

 

Spartan-6

 

 

Connector

 

Bank 3

Bank 1

DVI Codec and

 

 

XC6SLX45T-3FGG484

 

 

1.5V

2.5V

DDR3

 

U1

DVI Connector

 

 

 

 

 

 

 

 

Component

 

 

 

 

 

Memory

 

 

 

 

10/100/1000

 

 

 

Bank 2

 

Ethernet PHY,

Pushbuttons

L/S

2.5V

 

Status LEDs,

DIP Switch

 

 

 

 

and Connector

 

 

 

 

 

GPIO Header

 

 

DVI IIC Bus

Parallel Flash

 

 

 

 

 

 

 

 

 

LED,

 

SPI x4,

 

Part of FMC-LPC

 

 

 

 

 

DIP Switch

 

SPI Header

 

Expansion Conn.

 

 

 

 

 

 

 

 

 

 

 

 

L/S

= Level Shifter

 

 

 

 

 

UG526_01_110409

Figure 1-1:SP605 Features and Banking

SP605 Hardware User Guide

www.xilinx.com

9

UG526 (v1.1.1) February 1, 2010

Page 9
Image 9
Xilinx SP605 Block Diagram, Overview, Switches, VITA 57.1 FMC LPC Connector Configuration Options, UG526 v1.1.1 February 1