Texas Instruments TNETX4090 specifications PCS8Status PCS8Control 0x0700

Page 23

 

 

 

 

 

 

 

TNETX4090

 

 

ThunderSWITCH II9-PORT 100-/1000-MBIT/S ETHERNET

SWITCH

 

 

 

 

SPWS044E ± DECEMBER 1997 ± REVISED AUGUST 1999

 

 

 

 

 

 

 

 

 

 

Table 2. DIO Internal Register Address Map (Continued)

 

 

 

 

 

 

 

 

 

 

 

 

 

BYTE 3

 

BYTE 2

 

BYTE 1

 

BYTE 0

 

DIO

 

 

 

 

ADDRESS

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

XMultiGroup61

 

 

0x05F4

 

 

 

 

 

 

 

 

 

 

 

 

XMultiGroup62

 

 

0x05F8

 

 

 

 

 

 

 

 

 

 

 

XMultiGroup63

 

0x05FC

 

 

 

 

 

 

 

 

 

 

 

Reserved

 

0x0600±0x060C

 

 

 

 

 

 

 

 

 

 

 

PCS8Status

 

PCS8Control

 

 

0x0700

 

 

 

 

 

 

 

 

 

 

 

 

 

Reserved

 

 

0x0704

 

 

 

 

 

 

 

 

 

 

 

PCS8ANLinkP

 

PCS8ANAdvert

 

 

0x0708

 

 

 

 

 

 

 

 

 

 

PCS8ANNxt

 

PCS8ANExp

 

0x070C

 

 

 

 

 

 

 

 

 

 

 

Reserved

 

PCS8ANLinkPNxt

 

 

0x0710

 

 

 

 

 

 

 

 

 

 

 

 

Reserved

 

0x0714±0x0718

 

 

 

 

 

 

 

 

 

 

PCS8ExStatus

 

Reserved

 

0x071C

 

 

 

 

 

 

 

 

 

 

 

 

Reserved

 

0x0720±0x07FC

 

 

 

 

 

 

 

 

 

 

 

Reserved

 

DMAAddress

 

 

0x0800

 

 

 

 

 

 

 

 

 

 

Reserved

 

 

 

Int

 

 

0x0804

 

 

 

 

 

 

 

 

 

 

Reserved

 

 

 

IntEnable

 

 

0x0808

 

 

 

 

 

 

 

 

 

SysTest

 

 

 

FreeStackLength

 

0x080C

 

 

 

 

 

 

 

 

 

 

 

 

RAMAddress

 

 

0x0810

 

 

 

 

 

 

 

 

 

 

 

 

 

Reserved

 

 

 

RAMData

 

0x0814

 

 

 

 

 

 

 

 

 

 

 

Reserved

 

 

 

NMRxControl

 

 

0x0818

 

 

 

 

 

 

 

 

 

Reserved

 

 

 

NMTxControl

 

0x081C

 

 

 

 

 

 

 

 

 

 

 

 

 

Reserved

 

 

 

NMData

 

0x0820

 

 

 

 

 

 

 

 

 

 

 

 

Reserved

 

0x0824±0x0FFC

 

 

 

 

 

 

 

 

 

Manufacturing test registers (internal use only)

 

0x1000±0x10FF

 

 

 

 

 

 

 

 

 

 

 

Reserved

 

0x1900±0x3FFC

 

 

 

 

 

 

 

 

 

 

 

Hardware reset

 

0x4000±0x5FFC

 

POST OFFICE BOX 655303 DALLAS, TEXAS 75265

23

Image 23
Contents Description DMA MIIMAC MII MAC Eeprom CPU I/FPCS Duplex LED Rdram Interface Jtag Interface GGP Package Bottom View Signal Ball Name Signal-to-Ball Mapping Signal Names Sorted AlphabeticallyReset Sdma SAD0 Terminal Internal Description Name RESISTOR² Terminal FunctionsJtag interface Control logic interfaceM08TXD7 M08TXD6 M08TXD5 100-/1000-Mbit/s MAC interface Gmii modeTerminal Internal Description Name Resistor Port to not support pause frames Pulldown 10-/100-Mbit/s MAC interface MII mode ports 0±7M00RENEG M01RENEG M04TCLK M05TCLK M06TCLK M07TCLK AD4 ThunderSWITCH II 9-PORT 100-/1000-MBIT/S ETHERNET SwitchMII management interface Rdram interface Eeprom interface DIO interface100-/1000-Mbit/s port PCS LED interface Power supplyLED interface Byte DIO Address DIO interface descriptionDIO Internal Register Address Map TNETX4090 ThunderSWITCH II 9-PORT 100-/1000-MBIT/S ETHERNETVLAN1QID VLAN0QID VLAN37QID VLAN36QID TNETX4090 PCS8Status PCS8Control 0x0700 DIO interface description Port no Head Statistic Even ODD Ports Port StatisticsTail 0x90Ex Port no Head Statistic TailReceiving/transmitting management frames DMA Interface SignalsSignal Description Address-Lookup StatisticsIeee Std 802.1Q Vlan tags on the NM port State of DIO signal terminals during hardware resetDIO Interface During Hardware Reset DIO Interface State During Hardware ResetCRC Vlan IDFCS Tpid TCITNETX4090 Interrupt processing PHY management interfaceFull-duplex NM port NM bandwidth and priorityMAC interface Receive versus transmit priority Adaptive performance optimization APOInterframe gap enforcement BackoffSpeed, duplex, and flow-control negotiation 10-/100-Mbit/s MII ports 0±7100-Mbit/s Port Negotiation With the TNETE2104 100-/1000-Mbit/s PHY interface port Outcome Port 8 Duplex Negotiation in MII ModePort 8 Pause Negotiation in MII Mode Full-duplex hardware flow controlM08GTCLK M08TXEN Pretagging and extended port awarenessPretag on transmission BIT Name Function Transmit Pretag Bit DefinitionsPretag on reception Learning Format Receive Pretag Bit DefinitionsTNETX4090 RXD Flow COL TXD Directed Format Receive Pretag Bit DefinitionsRing-cascade topology RXD Flow COL TXDM08GTCLK M08TXEN M08RXDV Switch TerminalRing-Topology Connectivity GND SCL SDAEdio TNETX4090 Eclk Summary of Eeprom load outcomes Outcome Stop Load Initd ² Fault LED EclkInteraction of Eeprom load with the SIO register State Display Compatibility with future device revisionsPort LED States Collision LED StatesMulti-LED display PCS duplex LEDLED Status Bit Definitions and Shift Order Lamp testSout SCHAIN0 Txclk Vref Rxclk VDD BUS Enable GND BUS Ctrl Rdram SINBUS Enable GND Rdram BUS Ctrl SIN TNETX4090 VCC NC Txclk Vref Rxclk VDDJtag Bist Status Jtag Instruction OpcodesHighz instruction Racbist instructionIale Frame routingVlan support Spanning-tree support Address maintenanceIeee Std 802.1Q tags ± reception Ieee Std 802.1Q header ± transmissionAging algorithms Frame-Routing Algorithm SPWS044E ± December 1997 ± Revised August Port routing code Removal of source port Port trunking/load sharingExtended port awareness Port trunking exampleTrunk Group 0 Port Membership Trunk0Ports Register Trunk Group 1 Port Membership Trunk1Ports RegisterFlow control System test capabilities Other flow-control mechanismsHardware flow control Multicast limitInternal wrap test Reading RdramPHY TNETX4090 Duplex wrap testMIN NOM MAX Unit Recommended operating conditionsTiming requirements over recommended operating conditions Jtag interface Control signalsReset see Figure PMA receive see Figure Physical medium attachment interface port ReceivePMA transmit see Figure TransmitGmii transmit see Figure Gmii portGmii receive see Figure Gmii Clock PMA and Gmii clock see FigureMII receive see Figure MII ports 0±8MII clock see Figure MII transmit see FigureDbusctrl Dbusen Rdram interfaceRdram see Figure Dtxclk DrxclkSCS Srnw SAD1±SAD0 Sdma SDATA7± SDATA0 Srdy Sint DIO interfaceDIO and DMA writes see Figure SCS Srnw SAD1±SAD0 Sdma SDATA7± SDATA0 Srdy DIO and DMA reads see FigureEeprom reads see Figure Eeprom interfaceEeprom writes see Figure Ledclk Leddata LED interfaceLED see Figure VOL VOHTTL Output Macro Propagation-Delay-Time Voltage Waveforms VOL VDD VDD VOH50% Lvcmos Mechanical Data TBD TNETX4090GGP Obsolete BGAImportant Notice