Register Description

4.11.4PCISTS – PCI Status Register (Device #2)

Address Offset:

06-07h

Default Value:

0090h

Access:

Read Only

Size:

16 bits

PCISTS is a 16-bit status register that reports the occurrence of a PCI compliant master abort and PCI compliant target abort. PCISTS also indicates the DEVSEL# timing that has been set by the IGD.

Bit

Description

 

 

15

Detected Parity Error (DPE): Since the IGD does not detect parity, this bit is always set to 0.

 

 

14

Signaled System Error (SSE) – RO

 

 

13

Received Master Abort Status (RMAS) – RO

 

 

12

Received Target Abort Status (RTAS) – RO

 

 

11

Signaled Target Abort Status (STAS) – RO

 

 

10:9

DEVSEL# Timing (DEVT) – RO

 

 

8

Data Parity Detected (DPD) – RO

 

 

7

Fast Back-to-Back (FB2B) – RO

 

 

6

User Defined Format (UDF) – RO

 

 

5

66-MHz PCI Capable (66C) – RO

 

 

4

CAP LIST: This bit is set to 1 to indicate that the register at 34h provides an offset into the

 

Function’s PCI Configuration Space containing a pointer to the location of the first item in the list.

 

 

3:0

Reserved

 

 

4.11.5RID – Revision Identification Register (Device #2)

Address Offset:

08h

Default Value:

02h

Access:

Read Only

Size:

8 bits

This register contains the revision number of the IGD. These bits are Read Only and Writes to this register have no effect.

Bit

Description

 

 

7:0

Revision Identification Number: This is an 8-bit value that indicates the revision identification

 

number for the GMCH.

 

 

D15343-003

103

Page 103
Image 103
Intel D15343-003 manual Pcists PCI Status Register Device #2, RID Revision Identification Register Device #2