Intel® 82854 Graphics Memory Controller Hub (GMCH)

5SERR on Receiving Unimplemented Special Cycle Hub Interface Completion Packet:

1:The GMCH generates an SERR Hub Interface Special cycle when a GMCH initiated Hub interface request is terminated with a Unimplemented Special cycle completion packet.

0: Reporting of this condition is disabled.

4:2

Reserved

1SERR on Multiple-bit ECC Error:

0: This system does not support ECC, this field must be set to 0.

0SERR on Single-bit ECC Error:

0: This system does not support ECC, this field must be set to 0.

4.8.22SMICMD – SMI Error Command Register (Device #0)

Address Offset:

66h

Default Value:

00h

Access:

Read/Write

Size:

8 bits

This register enables various errors to generate an SMI Hub Interface Special cycle. When an Error Flag is set in the ERRSTS register, it can generate a SERR, SMI, or SCI Hub Interface Special cycle when enabled in the ERRCMD, SMICMD, or SCICMD registers respectively.

Note: An error can generate one and only one Hub Interface Error Special cycle. It is software's responsibility to make sure that when an SMI Error Message is enabled for an error condition, SERR, and SCI Error Messages are disabled for that same error condition.

Bit

Description

 

 

7:4

Reserved

3SMI on GMCH Thermal Sensor Trip:

1: An SMI Hub Interface Special cycle is generated by GMCH when the Thermal Sensor Trip requires an SMI. A Thermal Sensor Trip Point cannot generate more than one special cycle.

2Reserved

1SMI on Multiple-bit ECC Error:

0: This system does not support ECC, this field must be set to 0.

0SMI on Single-bit ECC Error:

0: This system does not support ECC, this field must be set to 0.

68

D15343-003

Page 68
Image 68
Intel D15343-003 manual Smicmd SMI Error Command Register Device #0, Bit Description Reserved