Manuals
/
Texas Instruments
/
Fitness & Sports
/
Fitness Equipment
Texas Instruments
TMS320C6457 DSP
manual
Users Guide
Models:
TMS320C6457 DSP
1
1
79
79
Download
79 pages
4.76 Kb
1
2
3
4
5
6
7
8
MAP Unit Block Diagram
24 TCP2 Error Register Tcperr
Tail Symbols
Unexpected Memory Access ACC
Features
TCP2 Mode
Page 1
Image 1
TMS320C6457 DSP
Turbo-Decoder
Coprocessor 2 (TCP2)
User's Guide
Literature Number: SPRUGK1
March 2009
Page 1
Page 2
Page 1
Image 1
Page 1
Page 2
Contents
Users Guide
Submit Documentation Feedback
Contents
Added Features Programming EDMA3 Resources
List of Figures
Destination of Endianness Manager Outorder =
List of Tables
Notational Conventions
About This Manual
Related Documentation From Texas Instruments
Trademarks
TMS320C6457 Turbo-Decoder Coprocessor
Features
Introduction
GPP and IS2000 Turbo-Encoder Block Diagram
Overview
GPP and IS2000 Turbo-Decoder Block Diagram
TCP2 Mode
Standalone SA Mode
Systematic and Parity Data
Input Data Format
SP9 SP8 SP7 SP6 SP5 SP4 SP3 SP0
Rsvd SP9 SP8 SP7 SP6 SP5 SP4 SP3 SP2 SP1 SP0
SP4 SP3 SP2 SP1 SP0 SP9 SP8 SP7 SP6 SP5
SP9 SP8 SP7 SP6 SP5 SP4 SP3 SP2 SP1 SP0
EN = 0 Big-Endian Mode Rate = 1/4
Stopping Criteria
Output Decision Data Format
Interleaver Indexes
Interleaver Data
SNR Threshold Termination
Stopping Test Unit
CRC Termination
Parameter Termination
Shared-Processing SP Mode
Maximum Iterations
Minimum Iterations
Shared-Processing SP Mode Block Diagram
Subframe Equations
Submit Documentation Feedback
TCP2 Shared Processing Block Diagram
EN = 1 Little-Endian Mode Rate = 1/3
Priori Data
Output Data Format
Rsvd AP4 AP3 AP2 AP1 AP0 AP9 AP8 AP7 AP6 AP5
TCP2 Registers
Registers
TCP2 RAMs
Name
Registers
Peripheral Identification Register PID Field Descriptions
Peripheral Identification Register PID
Bit Field
Description
Bit Field Value Description
TCP2 Input Configuration Register 0 TCPIC0
TCP2 Input Configuration Register 2 TCPIC2
TCP2 Input Configuration Register 1 TCPIC1
SNR
Maxit
TCP2 Input Configuration Register 3 TCPIC3
Crciterpass
TCP2 Input Configuration Register 4 TCPIC4
Crclen
Tail Symbols
TCP2 Input Configuration Register 5 TCPIC5
CRC Examples
Crcpoly
TAIL1
TCP2 Input Configuration Register 6 TCPIC6
TAIL2
10 TCP2 Input Configuration Register 7 TCPIC7
TAIL3
11 TCP2 Input Configuration Register 8 TCPIC8
TAIL4
12 TCP2 Input Configuration Register 9 TCPIC9
14 TCP2 Input Configuration Register 11 TCPIC11
13 TCP2 Input Configuration Register 10 TCPIC10
TAIL5
TCP2 Input Configuration Register 11 TCPIC11
16 TCP2 Input Configuration Register 13 TCPIC13
15 TCP2 Input Configuration Register 12 TCPIC12
EXTSCALE03
EXTSCALE47
EXTSCALE811
17 TCP2 Input Configuration Register 14 TCPIC14
Extrinsic Scale Registers
18 TCP2 Input Configuration Register 15 TCPIC15
EXTSCALE1215
Iteration Number
20 TCP2 Output Parameter Register 1 TCPOUT1
19 TCP2 Output Parameter Register 0 TCPOUT0
TCP2 Output Parameter Register 0 TCPOUT0 Field Descriptions
TCP2 Output Parameter Register 1 TCPOUT1 Field Descriptions
22 TCP2 Execution Register Tcpexe
21 TCP2 Output Parameter Register 2 TCPOUT2
TCP2 Output Parameter Register 2 TCPOUT2 Field Descriptions
TCP2 Execution Register Tcpexe Field Descriptions
TCP2 Endian Register Tcpend Field Descriptions
23 TCP2 Endian Register Tcpend
Endian Extr Intr
Endianextr
TCP2 Error Register Tcperr Field Descriptions
24 TCP2 Error Register Tcperr
Subframe length
TCP2 Status Register Tcpstat Field Descriptions
25 TCP2 Status Register Tcpstat
Tcpstate
Waiting for RAM extrinsic memory 0 to be read
TCP2 Emulation Register Tcpemu Field Descriptions
26 TCP2 Emulation Register Tcpemu
Soft =
Soft Free
Data Memory for Systematic
Endianness
6362 6156 5550 4944 4338 3732 3130 2924 2318 1712 116
Data Memory
EN = 0 Big-Endian Mode Rate = 1/4
Hard Decision Data
EN = 0 Big-Endian Mode Rate = 3/4
Tcpendian Register for Endianness Manager
Hard Decisions in DSP Memory
Data
HD1 HD0
Endianintr =
Tcpendian Programming Register
Interleaver Indexes in DSP Memory
Data Native Format DSP Memory Format
INTER3 INTER2 INTER1 INTER0
INTER0 INTER1 INTER2 INTER3
Endianextr =
Extrinsic Data
Extrinsic in DSP Memory Endianextr =
Data Source Kernel Endianextr =
EXT7 EXT6 EXT5 EXT4 EXT3 EXT2 EXT1 EXT0
Architecture
EXT3 EXT2 EXT1 EXT0 EXT7 EXT6 EXT5 EXT4
Sub-block and Sliding Window Segmentation
MAP Unit Block Diagram
Examples for NUMBLOCK, NUMSUBBLOCK, NUMSW, and Winrel
Subframe Segmentation SP mode only
Reliability and Prolog Length Calculation
Code Rates
Added Features
Programming
Valid Re-Encode Symbols Used for Comparison
Input Sign
Log Equation
EDMA3 Parameters in Shared Processing SP Mode
EDMA3 Parameters in Standalone SA Mode
EDMA3 Resources
1 TCP2 Dedicated EDMA3 Resources
Input Configuration Parameters Transfer
Programming Standalone SA Mode
EDMA3 Programming
Systematics and Parities Transfer
Interleaver Indexes Transfer
Hard-Decisions Transfer
Output Parameters Transfer
Input Configurations Parameters Programming
Opmod TCPIC0
Programming Shared-Processing SP Mode
Inter TCPIC0
Outf TCPIC0
Input Configuration Parameters Transfer
Priori Transfer
Extrinsics Transfer
Events Generation
Output Parameters
Inter TCPIC0 Inter = Outf
Errors and Status
Debug Mode Pause After Each Map
Errors
Error Status ERR
Unexpected Memory Access ACC
Unexpected Signal to Noise Ratio SNR
Unexpected Frame Length F
Unexpected Prolog Length P
Status
13.2.13 TCP2 Active Iteration Status Activeiter
13.2.12 TCP2 Active State Status Activestate
13.2.14 TCP2 SNR Status snrexceed
13.2.15 TCP2 CRC Status Crcpass
DSP
Products Applications
Rfid
Top
Page
Image
Contents