Manuals
/
Texas Instruments
/
Fitness & Sports
/
Fitness Equipment
Texas Instruments
TMS320C6457 DSP
manual
Submit Documentation Feedback
Models:
TMS320C6457 DSP
1
2
79
79
Download
79 pages
4.76 Kb
1
2
3
4
5
6
7
8
MAP Unit Block Diagram
24 TCP2 Error Register Tcperr
Tail Symbols
Unexpected Memory Access ACC
Features
TCP2 Mode
Page 2
Image 2
2
SPRUGK1–March
2009
Submit Documentation Feedback
Page 1
Page 3
Page 2
Image 2
Page 1
Page 3
Contents
Users Guide
Submit Documentation Feedback
Contents
Added Features Programming EDMA3 Resources
List of Figures
Destination of Endianness Manager Outorder =
List of Tables
Related Documentation From Texas Instruments
About This Manual
Notational Conventions
Trademarks
Features
TMS320C6457 Turbo-Decoder Coprocessor
GPP and IS2000 Turbo-Encoder Block Diagram
Introduction
GPP and IS2000 Turbo-Decoder Block Diagram
Overview
Standalone SA Mode
TCP2 Mode
Input Data Format
Systematic and Parity Data
SP4 SP3 SP2 SP1 SP0 SP9 SP8 SP7 SP6 SP5
Rsvd SP9 SP8 SP7 SP6 SP5 SP4 SP3 SP2 SP1 SP0
SP9 SP8 SP7 SP6 SP5 SP4 SP3 SP0
SP9 SP8 SP7 SP6 SP5 SP4 SP3 SP2 SP1 SP0
EN = 0 Big-Endian Mode Rate = 1/4
Interleaver Indexes
Output Decision Data Format
Stopping Criteria
Interleaver Data
CRC Termination
Stopping Test Unit
SNR Threshold Termination
Maximum Iterations
Shared-Processing SP Mode
Parameter Termination
Minimum Iterations
Shared-Processing SP Mode Block Diagram
Subframe Equations
Submit Documentation Feedback
TCP2 Shared Processing Block Diagram
EN = 1 Little-Endian Mode Rate = 1/3
Rsvd AP4 AP3 AP2 AP1 AP0 AP9 AP8 AP7 AP6 AP5
Output Data Format
Priori Data
TCP2 RAMs
Registers
TCP2 Registers
Name
Registers
Bit Field
Peripheral Identification Register PID
Peripheral Identification Register PID Field Descriptions
Description
TCP2 Input Configuration Register 0 TCPIC0
Bit Field Value Description
SNR
TCP2 Input Configuration Register 1 TCPIC1
TCP2 Input Configuration Register 2 TCPIC2
Maxit
TCP2 Input Configuration Register 3 TCPIC3
Crclen
TCP2 Input Configuration Register 4 TCPIC4
Crciterpass
CRC Examples
TCP2 Input Configuration Register 5 TCPIC5
Tail Symbols
Crcpoly
TCP2 Input Configuration Register 6 TCPIC6
TAIL1
10 TCP2 Input Configuration Register 7 TCPIC7
TAIL2
11 TCP2 Input Configuration Register 8 TCPIC8
TAIL3
12 TCP2 Input Configuration Register 9 TCPIC9
TAIL4
TAIL5
13 TCP2 Input Configuration Register 10 TCPIC10
14 TCP2 Input Configuration Register 11 TCPIC11
TCP2 Input Configuration Register 11 TCPIC11
EXTSCALE03
15 TCP2 Input Configuration Register 12 TCPIC12
16 TCP2 Input Configuration Register 13 TCPIC13
EXTSCALE47
17 TCP2 Input Configuration Register 14 TCPIC14
EXTSCALE811
EXTSCALE1215
18 TCP2 Input Configuration Register 15 TCPIC15
Extrinsic Scale Registers
Iteration Number
TCP2 Output Parameter Register 0 TCPOUT0 Field Descriptions
19 TCP2 Output Parameter Register 0 TCPOUT0
20 TCP2 Output Parameter Register 1 TCPOUT1
TCP2 Output Parameter Register 1 TCPOUT1 Field Descriptions
TCP2 Output Parameter Register 2 TCPOUT2 Field Descriptions
21 TCP2 Output Parameter Register 2 TCPOUT2
22 TCP2 Execution Register Tcpexe
TCP2 Execution Register Tcpexe Field Descriptions
Endian Extr Intr
23 TCP2 Endian Register Tcpend
TCP2 Endian Register Tcpend Field Descriptions
Endianextr
24 TCP2 Error Register Tcperr
TCP2 Error Register Tcperr Field Descriptions
Subframe length
Tcpstate
25 TCP2 Status Register Tcpstat
TCP2 Status Register Tcpstat Field Descriptions
Waiting for RAM extrinsic memory 0 to be read
Soft =
26 TCP2 Emulation Register Tcpemu
TCP2 Emulation Register Tcpemu Field Descriptions
Soft Free
Endianness
Data Memory for Systematic
Data Memory
6362 6156 5550 4944 4338 3732 3130 2924 2318 1712 116
EN = 0 Big-Endian Mode Rate = 1/4
EN = 0 Big-Endian Mode Rate = 3/4
Hard Decision Data
Data
Hard Decisions in DSP Memory
Tcpendian Register for Endianness Manager
HD1 HD0
Interleaver Indexes in DSP Memory
Tcpendian Programming Register
Endianintr =
Data Native Format DSP Memory Format
INTER0 INTER1 INTER2 INTER3
INTER3 INTER2 INTER1 INTER0
Extrinsic in DSP Memory Endianextr =
Extrinsic Data
Endianextr =
Data Source Kernel Endianextr =
EXT3 EXT2 EXT1 EXT0 EXT7 EXT6 EXT5 EXT4
Architecture
EXT7 EXT6 EXT5 EXT4 EXT3 EXT2 EXT1 EXT0
MAP Unit Block Diagram
Sub-block and Sliding Window Segmentation
Subframe Segmentation SP mode only
Examples for NUMBLOCK, NUMSUBBLOCK, NUMSW, and Winrel
Reliability and Prolog Length Calculation
Added Features
Code Rates
Input Sign
Valid Re-Encode Symbols Used for Comparison
Programming
Log Equation
EDMA3 Resources
EDMA3 Parameters in Standalone SA Mode
EDMA3 Parameters in Shared Processing SP Mode
1 TCP2 Dedicated EDMA3 Resources
EDMA3 Programming
Programming Standalone SA Mode
Input Configuration Parameters Transfer
Systematics and Parities Transfer
Interleaver Indexes Transfer
Hard-Decisions Transfer
Input Configurations Parameters Programming
Output Parameters Transfer
Inter TCPIC0
Programming Shared-Processing SP Mode
Opmod TCPIC0
Outf TCPIC0
Input Configuration Parameters Transfer
Priori Transfer
Extrinsics Transfer
Inter TCPIC0 Inter = Outf
Output Parameters
Events Generation
Errors
Debug Mode Pause After Each Map
Errors and Status
Error Status ERR
Unexpected Frame Length F
Unexpected Signal to Noise Ratio SNR
Unexpected Memory Access ACC
Unexpected Prolog Length P
Status
13.2.14 TCP2 SNR Status snrexceed
13.2.12 TCP2 Active State Status Activestate
13.2.13 TCP2 Active Iteration Status Activeiter
13.2.15 TCP2 CRC Status Crcpass
Rfid
Products Applications
DSP
Top
Page
Image
Contents