Intel IXP45X, IXP46X manual Contents

Page 3

Contents—Intel®IXP45X and Intel® IXP46X Product Line of Network Processors

Contents

1.0

Introduction

..............................................................................................................

9

 

1.1

Content Overview

9

 

1.2

Related Documentation

10

 

1.3

Acronyms and Abbreviations

11

 

1.4

Overview

11

 

1.5

Typical Applications

14

2.0

System Architecture

15

 

2.1

System Architecture Description

15

 

2.2

System Memory Map

15

3.0 General Hardware Design Considerations

17

 

3.1

Soft Fusible Features

17

 

3.2

DDR-266 SDRAM Interface

18

 

 

3.2.1

Signal Interface

18

 

 

3.2.2

DDR SDRAM Memory Interface

20

 

 

3.2.3

DDR SDRAM Initialization

20

 

3.3

Expansion Bus

20

 

 

3.3.1

Signal Interface

21

 

 

3.3.2

Reset Configuration Straps

21

 

 

3.3.3

8-Bit Device Interface

23

 

 

3.3.4

16-Bit Device Interface

23

 

 

3.3.5

32-Bit Device Interface

24

 

 

3.3.6

Flash Interface

27

 

 

3.3.7

SRAM Interface

28

 

 

3.3.8

Design Notes

28

 

3.4

UART Interface

28

 

 

3.4.1

Signal Interface

29

 

3.5

MII/SMII Interface

30

 

 

3.5.1

Signal Interface MII

31

 

 

3.5.2

Device Connection, MII

33

 

 

3.5.3

Signal Interface, SMII

34

 

 

3.5.4

Device Connection, SMII

35

 

3.6

GPIO Interface

35

 

 

3.6.1

Signal Interface

36

 

 

3.6.2

Design Notes

36

 

3.7

I2C Interface

37

 

 

3.7.1

Signal Interface

37

 

 

3.7.2

Device Connection

37

 

3.8

USB Interface

38

 

 

3.8.1

Signal Interface

39

 

 

3.8.2

Device Connection

40

 

3.9

UTOPIA Level 2 Interface

41

 

 

3.9.1

Signal Interface

42

 

 

3.9.2

Device Connection

42

 

3.10

HSS Interface

43

 

 

3.10.1

Signal Interface

44

 

 

3.10.2

Device Connection

46

 

3.11

SSP Interface

46

 

 

3.11.1

Signal Interface

47

 

 

3.11.2

Device Connection

47

 

3.12

PCI Interface

48

 

 

 

Intel® IXP45X and Intel® IXP46X Product Line of Network Processors

February 2007

 

 

HDD

Document Number: 305261, Revision: 004

3

Image 3
Contents February Hardware Design GuidelinesHDD Contents 12.1 Figures Tables Control Group Topology Transmission Line CharacteristicsDate Revision Description Revision HistoryHDD Chapter Name Description Content OverviewTitle Document # Related DocumentationOverview List of Acronyms and AbbreviationsTerm Explanation Smii Intel IXP465 Component Block Diagram Dslam Typical ApplicationsSystem Memory Map System Architecture DescriptionIntel IXP465 Example System Block Diagram Soft Fusible Features Signal Type DefinitionsSymbol Description DDR Sdram Interface Pin Description Sheet 1 Signal InterfaceSoft Fusible Features DDR-266 Sdram InterfaceDdrircomp DDR Sdram Interface Pin Description Sheet 2Ddriwen DdrircveninnExpansion Bus DDR Sdram Memory InterfaceDDR Sdram Initialization Reset Configuration Straps Expansion Bus Signal RecommendationsInput Pull Name Recommendations Output Down Name Function Description Boot/Reset Strapping Configuration Sheet 1Boot/Reset Strapping Configuration Sheet 2 3 8-Bit Device Interface4 16-Bit Device Interface 5 32-Bit Device Interface Bit Device 16/32-Bit Device Interface Byte Enable Flash Interface Example Flash InterfaceUart Interface Sram InterfaceDesign Notes Name Input Pull Recommendations Output Down Uart Signal RecommendationsUart Interface Example MII/SMII InterfaceSignal Interface MII MII NPE a Signal RecommendationsMII NPE B Signal Recommendations Sheet 1 MII NPE C Signal Recommendations MII NPE B Signal Recommendations Sheet 2MAC Management Signal Recommendations NPE A,B,C Device Connection, MIINPE A,B,C Smii Signal Recommendations NPE A, B, C Signal Interface, SmiiDevice Connection, Smii Gpio InterfaceGpio Signal Recommendations I2C Signal Recommendations I2C InterfaceDevice Connection I2C Eeprom Interface Example USB InterfaceUSB Host/Device Signal Recommendations Host Device USB Device Interface Example Utopia Level 2 InterfaceUtopia Signal Recommendations Utopia Interface Example HSS InterfaceHSSRXDATA0 High-Speed, Serial InterfaceHSSTXDATA0 HSSTXCLK0HSSRXCLK1 HSSTXDATA1HSSTXCLK1 HSSRXDATA1HSS Interface Example SSP InterfaceSynchronous Serial Peripheral Port Interface PCI Interface PCI Controller Sheet 1Input Pull Name Outpu Recommendations Down PCI Controller Sheet 2 PCI Interface Block DiagramPCI Interface Supporting 5 V PCI InterfacePCI Host/Option Interface Pin Description Sheet 1 PCI Option InterfacePCI Host/Option Interface Pin Description Sheet 2 PCI Host/Option Interface Pin Description Sheet 3 Jtag InterfaceClock Oscillator Clock SignalsClock Signals Input System ClockPower Power Interface Sheet 1Name Nominal Description Voltage VCC De-Coupling Power SequenceReset Timing De-Coupling Capacitance RecommendationsHDD HDD Component Selection Component PlacementPCB Overview General RecommendationsStack-Up Selection Component Placement on a PCBControlled-impedance traces Low-impedance power distribution Layer Stackup General Layout Guidelines General Layout and Routing GuideGeneral Component Spacing Signal Changing Reference PlanesGood Design Practice for VIA Hole Placement Pad-to-Pad Clearance of Passive Components to a PGA or BGA Clock Signal ConsiderationsSmii Signal Considerations MII Signal ConsiderationsUSB Considerations EMI-Design Considerations Cross-TalkTrace Impedance Power and Ground PlaneHDD @66 MHz Electrical InterfaceTopology @33 MHzClock Distribution PCI Address/Data Routing GuidelinesParameter Routing Guidelines PCI Clock Routing Guidelines Trace Length LimitsRouting Guidelines Signal LoadingDDRIDQS40 DDR Signal GroupsGroup Signal Name Description No of Single Ended Signals IntroductionDDR Sdram HDD Clock Banks Memory Size Supported Memory ConfigurationsVTT VTT Terminating Circuitry Selecting VTT Power SupplyDDR Command and Control Setup and Hold Values Symbol Parameter Min Max UnitsDdrmclk DDR Data to DQS Read Timing Parameters DDR Data to DQS Write Timing Parameters DDR-Data-to-DQS-Write Timing ParametersPrinted Circuit Board Layer Stackup Printed Circuit Board Layer Stackup Printed Circuit Board Controlled ImpedancePrinted Circuit Board Controlled Impedance Signal Group Absolute Minimum Absolute Maximum Length Timing RelationshipsTiming Relationships Clock Group Resistive Compensation Register RcompDDRIBA10, DDRIRASN, DDRICASN, Ddriwen Clock Signal Group Routing GuidelinesData, Command, and Control Group Routing Guidelines Parameter DefinitionTransmission Line Length Clock Group Topology Transmission Line CharacteristicsSimulation Results Clock GroupDDR Clock Topology Two-Bank x16 Devices DDR Clock Simulation Results Two-Bank x16 Devices Data GroupData Group Topology Transmission Line Characteristics DDR Data Topology Two-Bank x16 Devices DDR Data Write Simulation Results Two-Bank x16 Devices HDD HDD Control Group Control Group Topology Transmission Line CharacteristicsDDR RAS Simulation Results Two-Bank x16 Devices Command Group Topology Transmission Line Characteristics Command GroupDDR Command MA3 Topology Two-Bank x16 Devices DDR Address Simulation Results Two-Bank x16 Devices DDR Command RAS Topology Two-Bank x16 Devices 104 DDR RCVENIN/RCVENOUT Topology Rcvenin and RcvenoutDDR RCVENIN/RCVENOUT Simulation Results Rseries = 0 Ω DDR RCVENIN/RCVENOUT Simulation Results Rseries = 60 Ω 108