Intel IXP46X, IXP45X manual 12.1

Page 4

Intel® IXP45X and Intel® IXP46X Product Line of Network Processors—Contents

 

 

3.12.1

Signal Interface

48

 

 

3.12.2

PCI Interface Block Diagram

49

 

 

3.12.3

Supporting 5 V PCI Interface

50

 

 

3.12.4

PCI Option Interface

51

 

 

3.12.5

Design Notes

53

 

3.13

JTAG Interface

53

 

 

3.13.1

Signal Interface

54

 

3.14

Input System Clock

54

 

 

3.14.1

Clock Signals

54

 

 

3.14.2

Clock Oscillator

54

 

 

3.14.3

Device Connection

55

 

3.15

Power

55

 

 

3.15.1

De-Coupling Capacitance Recommendations

56

 

 

3.15.2

VCC De-Coupling

56

 

 

3.15.3

VCCP De-Coupling

56

 

 

3.15.4

VCCM De-Coupling

56

 

 

3.15.5

Power Sequence

56

 

 

3.15.6

Reset Timing

56

4.0

General PCB Guide

59

 

4.1

PCB Overview

59

 

4.2

General Recommendations

59

 

4.3

Component Selection

59

 

4.4

Component Placement

59

 

4.5

Stack-Up Selection

60

5.0 General Layout and Routing Guide

63

 

5.1

Overview

63

 

5.2

General Layout Guidelines

63

 

 

5.2.1

General Component Spacing

64

 

 

5.2.2

Clock Signal Considerations

66

 

 

5.2.3

SMII Signal Considerations

67

 

 

5.2.4

MII Signal Considerations

67

 

 

5.2.5

USB Considerations

67

 

 

5.2.6

Cross-Talk

68

 

 

5.2.7

EMI-Design Considerations

68

 

 

5.2.8

Trace Impedance

69

 

 

5.2.9

Power and Ground Plane

69

6.0 PCI Interface Design Considerations

71

 

6.1

Electrical Interface

71

 

6.2

Topology

71

 

6.3

Clock Distribution

72

 

 

6.3.1

Trace Length Limits

73

 

 

6.3.2

Routing Guidelines

74

 

 

6.3.3

Signal Loading

74

7.0

DDR-SDRAM

75

 

7.1

Introduction

75

 

 

7.1.1

Selecting VTT Power Supply

80

 

 

7.1.2

Signal-Timing Analysis

81

 

 

7.1.3

Printed Circuit Board Layer Stackup

84

 

 

7.1.4

Printed Circuit Board Controlled Impedance

85

 

 

7.1.5

Timing Relationships

87

 

 

7.1.6

Resistive Compensation Register (Rcomp)

88

 

 

7.1.7

Routing Guidelines

88

Intel® IXP45X and Intel® IXP46X Product Line of Network Processors

 

HDD

 

 

 

February 2007

4

 

 

 

Document Number: 305261, Revision: 004

Image 4
Contents Hardware Design Guidelines FebruaryHDD Contents 12.1 Figures Control Group Topology Transmission Line Characteristics TablesRevision History Date Revision DescriptionHDD Content Overview Chapter Name DescriptionRelated Documentation Title Document #List of Acronyms and Abbreviations OverviewTerm Explanation Smii Intel IXP465 Component Block Diagram Typical Applications DslamSystem Architecture Description System Memory MapIntel IXP465 Example System Block Diagram Signal Type Definitions Soft Fusible FeaturesSymbol Description Signal Interface Soft Fusible FeaturesDDR-266 Sdram Interface DDR Sdram Interface Pin Description Sheet 1DDR Sdram Interface Pin Description Sheet 2 DdriwenDdrircveninn DdrircompDDR Sdram Memory Interface Expansion BusDDR Sdram Initialization Expansion Bus Signal Recommendations Reset Configuration StrapsInput Pull Name Recommendations Output Down Boot/Reset Strapping Configuration Sheet 1 Name Function Description3 8-Bit Device Interface Boot/Reset Strapping Configuration Sheet 24 16-Bit Device Interface 5 32-Bit Device Interface Bit Device 16/32-Bit Device Interface Byte Enable Flash Interface Flash Interface ExampleSram Interface Uart InterfaceDesign Notes Uart Signal Recommendations Name Input Pull Recommendations Output DownMII/SMII Interface Uart Interface ExampleMII NPE a Signal Recommendations Signal Interface MIIMII NPE B Signal Recommendations Sheet 1 MII NPE B Signal Recommendations Sheet 2 MII NPE C Signal RecommendationsDevice Connection, MII MAC Management Signal Recommendations NPE A,B,CNPE A,B,C Signal Interface, Smii Smii Signal Recommendations NPE A, B, CGpio Interface Device Connection, SmiiGpio Signal Recommendations I2C Interface I2C Signal RecommendationsDevice Connection USB Interface I2C Eeprom Interface ExampleUSB Host/Device Signal Recommendations Host Device Utopia Level 2 Interface USB Device Interface ExampleUtopia Signal Recommendations HSS Interface Utopia Interface ExampleHigh-Speed, Serial Interface HSSTXDATA0HSSTXCLK0 HSSRXDATA0HSSTXDATA1 HSSTXCLK1HSSRXDATA1 HSSRXCLK1SSP Interface HSS Interface ExampleSynchronous Serial Peripheral Port Interface PCI Controller Sheet 1 PCI InterfaceInput Pull Name Outpu Recommendations Down PCI Interface Block Diagram PCI Controller Sheet 2Supporting 5 V PCI Interface PCI InterfacePCI Option Interface PCI Host/Option Interface Pin Description Sheet 1PCI Host/Option Interface Pin Description Sheet 2 Jtag Interface PCI Host/Option Interface Pin Description Sheet 3Clock Signals Clock SignalsInput System Clock Clock OscillatorPower Interface Sheet 1 PowerName Nominal Description Voltage Power Sequence Reset TimingDe-Coupling Capacitance Recommendations VCC De-CouplingHDD HDD Component Placement PCB OverviewGeneral Recommendations Component SelectionComponent Placement on a PCB Stack-Up SelectionControlled-impedance traces Low-impedance power distribution Layer Stackup General Layout and Routing Guide General Layout GuidelinesSignal Changing Reference Planes General Component SpacingGood Design Practice for VIA Hole Placement Clock Signal Considerations Pad-to-Pad Clearance of Passive Components to a PGA or BGAMII Signal Considerations Smii Signal ConsiderationsUSB Considerations Cross-Talk EMI-Design ConsiderationsPower and Ground Plane Trace ImpedanceHDD Electrical Interface Topology@33 MHz @66 MHzPCI Address/Data Routing Guidelines Clock DistributionParameter Routing Guidelines Trace Length Limits PCI Clock Routing GuidelinesSignal Loading Routing GuidelinesDDR Signal Groups Group Signal Name Description No of Single Ended SignalsIntroduction DDRIDQS40DDR Sdram HDD Supported Memory Configurations Clock Banks Memory SizeVTT Selecting VTT Power Supply VTT Terminating CircuitrySymbol Parameter Min Max Units DDR Command and Control Setup and Hold ValuesDdrmclk DDR Data to DQS Read Timing Parameters DDR-Data-to-DQS-Write Timing Parameters DDR Data to DQS Write Timing ParametersPrinted Circuit Board Layer Stackup Printed Circuit Board Controlled Impedance Printed Circuit Board Layer StackupPrinted Circuit Board Controlled Impedance Timing Relationships Signal Group Absolute Minimum Absolute Maximum LengthTiming Relationships Resistive Compensation Register Rcomp Clock GroupClock Signal Group Routing Guidelines Data, Command, and Control Group Routing GuidelinesParameter Definition DDRIBA10, DDRIRASN, DDRICASN, DdriwenClock Group Topology Transmission Line Characteristics Simulation ResultsClock Group Transmission Line LengthDDR Clock Topology Two-Bank x16 Devices Data Group DDR Clock Simulation Results Two-Bank x16 DevicesData Group Topology Transmission Line Characteristics DDR Data Topology Two-Bank x16 Devices DDR Data Write Simulation Results Two-Bank x16 Devices HDD HDD Control Group Topology Transmission Line Characteristics Control GroupDDR RAS Simulation Results Two-Bank x16 Devices Command Group Command Group Topology Transmission Line CharacteristicsDDR Command MA3 Topology Two-Bank x16 Devices DDR Address Simulation Results Two-Bank x16 Devices DDR Command RAS Topology Two-Bank x16 Devices 104 Rcvenin and Rcvenout DDR RCVENIN/RCVENOUT TopologyDDR RCVENIN/RCVENOUT Simulation Results Rseries = 0 Ω DDR RCVENIN/RCVENOUT Simulation Results Rseries = 60 Ω 108