Thumb Instruction Reference

Table 5-1 Location of Thumb instructions and pseudo-instructions (continued)

Instruction mnemonic

Brief description

Page

Architecturea

ROR

Rotate right

page 5-24

4T

 

 

 

 

SBC

Subtract with carry

page 5-21

4T

 

 

 

 

STMIA

Store multiple registers, increment after

page 5-13

4T

 

 

 

 

STR

Store register, immediate offset

page 5-5

4T

 

 

 

 

STR

Store register, register offset

page 5-7

4T

 

 

 

 

STR

Store register, pc or sp relative

page 5-9

4T

 

 

 

 

SUB

Subtract

page 5-15

4T

 

 

 

 

SWI

Software interrupt

page 5-37

4T

 

 

 

 

TST

Test bits

page 5-30

4T

a. nT : available in T variants of ARM architecture version n and above

ARM DUI 0068B

Copyright © 2000, 2001 ARM Limited. All rights reserved.

5-3

Page 197
Image 197
ARM VERSION 1.2 manual Rotate right