Samsung KFKAGH6Q4M Interleave Cache Program Operation, ADQ0~, ADQ15, Ongoing Status INT bit

Models: KFN8GH6Q4M KFM4GH6Q4M KFKAGH6Q4M

1 142
Download 142 pages 50.64 Kb
Page 124
Image 124

- 124 -

{

 

Address Setting

 

 

 

 

 

 

 

 

ADQ0~

. . A1

 

 

High-Z

 

.

. .

 

 

 

1st

data input

A2

2nd data input

An

Last data input

 

ADQ15

 

 

 

 

 

 

 

 

 

 

 

 

4KB

data into

 

4KB data into

 

 

4KB data into

 

 

 

2

DataRAMs

 

2 DataRAMs

 

 

2 DataRAMs

 

Ongoing

 

 

 

 

 

 

 

 

 

 

Status

 

 

 

 

 

 

 

 

 

 

INT bit

 

 

 

 

 

 

. . .

 

 

cache program Command

Cache program Command

program Command

{

 

Controller Status Register Check

Controller Status Register Check

 

Controller Status Register Check

 

 

current : Invalid (Fixed to 0)

current : Invalid

 

current : Pass=0, Fail=1

 

 

previous: Invalid (Fixed to 0)

previous: Pass=0, Fail=1

 

previous: Pass=0, Fail=1

 

 

Address Setting

 

 

 

 

 

ADQ0~

. .

A1

1st data input

A2

2nd data input

. . .

.An. Last data input

 

ADQ15

 

 

 

 

 

 

 

 

 

 

 

4KB data into

 

4KB data into

 

4KB data into

Ongoing

 

 

2 DataRAMs

 

2 DataRAMs

 

2 DataRAMs

 

 

 

 

 

 

 

Status

 

 

 

 

 

 

 

 

INT bit

 

 

 

 

 

. . .

 

 

 

 

cache program Command

Cache program Command

 

program Command

Controller Status Register Check

Controller Status Register Check

Controller Status Register Check

current : Invalid (Fixed to 0)

current : Invalid

current : Pass=0, Fail=1

previous: Invalid (Fixed to 0)

previous: Pass=0, Fail=1

 

INT Pin

 

 

 

 

 

 

 

 

 

. .

.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

1)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A1, A2, An : Address of DataRAM to be written.

INT: Indicator for DataRAM’s Status (Ready=High, Busy=Low)

Ongoing Status : Indicated by OnGo bit in Controller Status Register [15] (F240h)

4KB data input : Asynch Write / Synch Write available.

Command input and INT bit or pin behavior is based on ‘INT auto mode’.

NOTE : 1) INT pin might toggle when INT bit of chip1 turns to ready before host issues ‘program’ command on chip2.

 

6.13

See AC Characteristics Table 5.7 and Table 5.9

Interleave Cache Program Operation

 

Timing

Flex-MuxOneNAND4G(KFM4GH6Q4M-DEBx)

Flex-MuxOneNAND8G(KFN8GH6Q4M-DEBx)

Flex-MuxOneNAND16G(KFKAGH6Q4M-DEBx)

FLASH MEMORY

Page 124
Image 124
Samsung KFKAGH6Q4M, KFN8GH6Q4M warranty Interleave Cache Program Operation, ADQ0~, ADQ15, Ongoing Status INT bit, INT Pin