Intel manual Intel IXP43X Product

Page 16

Intel® IXP43X Product Line of Network Processors—Hardware Design Guidelines

Figure 2. Example: Intel® IXP43X Product Line of Network Processors System Block Diagram

 

 

 

 

JTAG

 

 

 

 

 

 

 

 

 

 

 

Header

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

DDR

 

Flash

 

 

 

 

 

 

 

CB[7:0]

DDR

 

 

 

 

 

 

 

 

DDR

AM

 

 

 

 

 

 

 

 

 

 

S

 

32 Mbyte

 

Expansion Bus

 

 

 

 

 

SDRAM

 

 

 

 

 

 

 

SDRAM

 

 

 

 

 

Memory Bus

 

 

D[31:0]

16Mx4x16

 

 

 

CS_N0

 

 

 

 

16Mx4x16

 

 

 

 

 

 

 

 

16Mx4x16

 

 

 

 

 

 

 

 

512 Mbyte

 

 

 

 

 

 

 

BA[1:0]

SDRAM

 

 

 

 

 

 

 

512 Mbyte

 

 

 

 

 

 

 

 

512 Mbyte

 

 

 

 

 

 

 

 

(Four Chips)

 

 

 

 

 

 

 

 

Max 1 Gbyte

 

 

 

D[15:0]

 

 

 

A[13:0]

(Four Chips)

 

 

 

 

 

 

(Four Chips)

 

 

 

 

 

RAS, CAS, WE, CS,CLK

 

 

 

Board

 

A[23:0]

 

DDRII/ISDRAM

 

 

 

 

 

Configuration

 

 

 

 

 

 

 

 

 

 

Reset Logic

 

 

 

 

 

 

 

 

 

 

 

 

 

Intel® IXP43X Product

SSP

 

SLIC/CODEC or

 

 

 

 

HSS 0

 

 

 

 

 

 

Line of Network

 

 

 

T1/E1/J1 Framer

 

 

 

 

 

 

 

 

 

 

 

LCD/LED

 

 

 

Processors

 

 

 

 

 

 

 

Diagnostics

Buff

 

 

 

 

 

SSP

 

CODEC or

 

Display

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A/D

 

 

 

 

 

 

 

 

 

 

 

 

RS 232

 

 

 

 

 

UTOPIA Level 2

xDSL

 

 

 

 

 

 

 

xDSL

 

DB9

 

 

 

 

 

 

 

 

xDSL

 

 

Serial Port 0

 

 

 

 

 

 

 

xDSL

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Clock Buffer

PLL

OSC

RJ45

10/100

 

 

 

 

 

PCI Slots

 

 

 

 

Port 0

2-MII

 

PCI Bus

 

 

Ethernet

PCI

 

 

PHYs

 

 

 

 

 

RJ45

Up to 2 Ports

 

 

 

 

Clocks

Clock

 

 

 

 

 

 

 

 

 

 

 

Port 1

 

 

 

 

 

 

 

5 V

 

 

 

 

USB Host

USB v2.0

 

 

 

 

 

 

 

 

 

 

 

 

3.3 V

 

 

 

 

Connector

 

 

 

 

 

 

Power Supply

 

 

USB Host

USB v2.0

 

 

 

 

2.5/1.8 V

 

 

Transparent PCI Bridge

 

 

 

 

 

Connector

 

 

 

1.3 V

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

cPCI Bus

 

 

 

 

 

 

 

 

 

 

 

cPCI J2

cPCI J1

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

B4835 -003

 

 

 

 

 

 

§ §

 

 

 

 

 

Intel® IXP43X Product Line of Network Processors

 

HDG

April 2007

16

Document Number: 316844; Revision: 001US

Image 16
Contents Intel IXP43X Product Line of Network Processors Hardware Design GuidelinesHDG Intel IXP43X Product Line of Network ProcessorsApril Contents Figures Tables Document Number 316844 Revision 001US Date Revision Description § §001 Initial release HDG Content Overview Chapter Name DescriptionRelated Documentation AcronymsList of Acronyms and Abbreviations Sheet 1 Term ExplanationOverview List of Acronyms and Abbreviations Sheet 2HDG Intel IXP435 Network Processor Block Diagram Typical Applications System Architecture Description System Memory MapIntel IXP43X Product Soft Fusible Features Signal Type DefinitionsSoft Fusible Features Sheet 1 Symbol DescriptionSoft Fusible Features Sheet 2 USB Host Each USB can be Enable separatelyDDRII/I Sdram Interface EthernetSignal Interface DDRII/I Sdram Interface Pin Description Sheet 1Type Name Device-Pin Connection Terminatio Description FieldDDRII/I Sdram Initialization DDRII/I Sdram Interface Pin Description Sheet 2Expansion Bus Expansion Bus Signal Recommendations Sheet 1Type Pull Name Recommendations Field Down Reset Configuration Straps Expansion Bus Signal Recommendations Sheet 2Boot/Reset Strapping Configuration Sheet 1 Name Type Pull Recommendations Field DownBoot/Reset Strapping Configuration Sheet 2 Setting Intel XScale Processor Operation Speed 3 8-Bit Device InterfaceIntel XScale Processor Cfg0 Cfg1 Cfgenn Actual Core Speed MHz4 16-Bit Device Interface Flash Interface 16-Bit Device InterfaceUart Interface Flash Interface ExampleUart Signal Recommendations MII Interface Uart Interface ExampleMII NPE a Signal Recommendations Signal Interface MIIMII NPE C Signal Recommendations Sheet 1 MAC Management Signal Recommendations NPE a and NPE C MII NPE C Signal Recommendations Sheet 2Device Connection, MII Gpio Interface MII Interface ExampleUSB Interface Gpio Signal RecommendationsDesign Notes USB Host Signal Recommendations Name Type Pull Description Field DownCommon Mode Choke Host Device Utopia Level 2/MIIA Utopia Level 2 InterfaceType Pull Name Description Field Down UTPOPDATA4 UTPOPDATA75UTPOPADDR40 UtpopfciClav UtpipfciUtpipsoc ETHARXDATA30 EtharxclkUTPIPDATA5 UTPIPDATA6UTPIPDATA7 UTPIPADDR40HSS Interface Device ConnectionHigh-Speed, Serial Interface HSSTXDATA0HSSTXCLK0 HSSRXDATA0SSP Interface HSS Interface ExampleSynchronous Serial Peripheral Port Interface PCI Interface Serial Flash and SSP Port SPI Interface ExamplePCI Controller Sheet 1 PCI Interface Block Diagram PCI Controller Sheet 2Pciintan PciclkinConnect signal to same pin between PCI Parity Two devices PCI Option InterfacePCI Host/Option Interface Pin Description Sheet 1 Type Option Description Name Device-Pin Connection FieldOn the Option device, these signals are not Signal PCIREQN0 to one PCIREQN30 inputs to the HostPCI Host/Option Interface Pin Description Sheet 2 Type Option Name Device-Pin Connection Description FieldJtag Interface PCI Host/Option Interface Pin Description Sheet 3Clock Signals Clock SignalsInput System Clock Clock OscillatorRecommendations for Crystal Selection Power Supply PowerNominal Name Voltage Description Power Sequence Reset TimingDecoupling Capacitance Recommendations VCC Decoupling§ § Component Placement PCB OverviewGeneral Recommendations Component SelectionComponent Placement on a PCB Stack-Up SelectionControlled-impedance traces Low-impedance power distribution Layer Stackup General Layout and Routing Guide General Layout GuidelinesSignal Changing Reference Planes General Component SpacingGood Design Practice for VIA Hole Placement Clock Signal Considerations Pad-to-Pad Clearance of Passive Components to a PGA or BGAUSB V2.0 Considerations MII Signal ConsiderationsCrosstalk EMI Design Considerations Power and Ground PlaneTrace Impedance § § Electrical Interface Topology@33 MHz Tcyc = 30 nSec Tval = 11 nSec Tprop = 10 nSecPCI Address/Data Routing Guidelines Clock DistributionParameter Routing Guidelines Trace Length Limits PCI Clock Routing GuidelinesSignal Loading Routing GuidelinesDdrii / Ddri Sdram IntroductionDDRII/I Signal Groups Group Signal Name DescriptionDrasn / Ddrrasn Dcasn / DdrcasnDDR Sdram Supported Ddri 32-bit Sdram Configurations Supported Ddrii 32-bit Sdram ConfigurationsSupported Ddri 16-bit Sdram Configurations SizeaSupported Ddrii 16-bit Sdram Configurations DDRII/DDRI Rcomp and Slew Resistances Pin RequirementsAddress Size Leaf Select Total Technology Arrangement BanksDdrii OCD Pin Requirements DDR-II Symbol Parameter Units Min MaxDDR Clock Timings DDR Sdram Write Timings DDRII-400 MHz Interface -- Signal Timings Symbol Parameter Minimum Nominal Maximum UnitsDDR II/I Sdram Interface -- Signal Timings Symbol Parameter Minimum Nom Maximum UnitsTiming Relationships Printed Circuit Board Layer StackupGroup Signal Name Length mil Signal Package Lengths Sheet 1Timing Relationships Signal Package Lengths Sheet 2 Signal Package Lengths Sheet 3 Clock GroupData and Control Groups Parameter DefinitionDdrii Data and Control Signal Group Routing Guidelines DCB70/DDRCB70, DDQ310 / DDRDQ310Ddrii Command Signal Group Routing Guidelines Signal Group Members§ §