Hardware Design
Figure 12. Serial Flash and SSP Port (SPI) Interface Example
Intel® IXP43X Product |
| ||||||
| |||||||
Line of Network | SPI Flash | ||||||
Processors | |||||||
| |||||||
SSP_SCLK |
|
|
| CLK | |||
|
| ||||||
SSP_SFRM |
|
|
| CS_N | |||
|
| ||||||
SSP_TXD |
|
|
|
|
| D I | |
|
|
| |||||
SSP_RXD |
| DO | |||||
| |||||||
|
|
|
|
|
|
|
SSP_EXTCLK
7.2 KHz to 3.6864 MHz
SSP Interface
External Oscillator
B4109
3.11PCI Interface
The PCI Controller of the IXP43X network processors is an
The PCI interface is capable of operating as a host or an option. This PCI implementation supports 3.3 V I/O only.
As indicated in Figure 13, a PCI transparent bridge is required to support Compact PCI.
General PCI routing guidelines can be found in Section 6.2, “Topology” on page 67. For detailed information, see the PCI Local Bus Specification, Rev. 2.2.
| Intel® IXP43X Product Line of Network Processors |
April 2007 | HDG |
Document Number: 316844; Revision: 001US | 45 |