Texas Instruments TNETX3270 specifications ThunderSWITCH 24/3 ETHERNET, Contents

Page 3

 

 

TNETX3270

 

 

ThunderSWITCH24/3 ETHERNET

SWITCH

WITH 24 10-MBIT/S PORTS AND 3 10-/100-MBIT/S PORTS

 

 

SPWS043B ± NOVEMBER 1997 ± REVISED APRIL 1999

 

 

 

 

 

 

 

 

 

Contents

 

 

Description

2

SDRAM Interface

. . . . . . 36

 

PGV Package Terminal Layout

4

SDRAM-Type and Quantity Indication

. . . . . . 38

 

TNETX3270 Interface Block Diagram

5

Initialization

. . . . . . 38

 

Terminal Functions

6

Refresh

. . . . . . 38

 

DIO Register Groups

13

Frame Routing

. . . . . . 39

 

Interface Description

18

VLAN Support

. . . . . . 39

 

DIO Interface

18

IEEE Std 802.1Q Headers ± Reception

. . . . . . 40

 

Receiving/Transmitting Management Frames

18

IEEE Std 802.1Q Headers ± Transmission

. . . . . . 40

 

State of DIO Signals During Hardware Reset

18

Address Maintenance

. . . . . . 40

 

Network Management Port

19

Spanning-Tree Support

. . . . . . 41

 

MII Serial Management Interface (PHY Management) . . .

22

Aging Algorithms

. . . . . . 41

 

10-Mbit/s and 10-/100-Mbit/s MAC Interface

22

Frame-Routing Determination

. . . . . . 41

 

Receive Control

22

Port Mirroring

. . . . . . 44

 

Giant (Long) Frames

22

Port Trunking/Load Sharing

. . . . . . 45

 

Short Frames

22

Flow Control

. . . . . . 45

 

Receive Filtering of Frames

23

Collision-Based Flow Control

. . . . . . 46

 

Data Transmission

23

IEEE Std 802.3 Flow Control

. . . . . . 46

 

Transmit Control

23

Internal Wrap Test

. . . . . . 48

 

Adaptive Performance Optimization

 

Duplex Wrap Test

. . . . . . 49

 

(APO) (Transmit Pacing)

23

Port Mirroring

. . . . . . 50

 

Interframe Gap Enforcement

23

Copy to Uplink

. . . . . . 50

 

Backoff

23

Absolute Maximum Ratings

. . . . . . 51

 

Receive Versus Transmit Priority

24

Recommended Operating Conditions

. . . . . . 51

 

Uplink Pretagging

24

Electrical Characteristics

. . . . . . 51

 

EEPROM Interface

27

Parameter Measurement Information

. . . . . . 52

 

Interaction of EEPROM Load With the SIO Register . .

28

Test Measurement

. . . . . . 52

 

Summary of EEPROM Load Outcomes

28

10-Mbit/s Interface (Ports 00±23)

. . . . . . 53

 

Compatibility With Future Device Revisions

28

10-/100-Mbit/s MAC Interface

. . . . . . 54

 

JTAG Interface

29

SDRAM Interface

. . . . . . 56

 

HIGHZ instruction

29

DIO/DMA Interface

. . . . . . 58

 

LED Interface

29

Serial MII Management Interface

. . . . . . 60

 

Lamp Test

30

EEPROM Interface

. . . . . . 61

 

Multi-LED Display

30

LED Interface

. . . . . . 62

 

Hardware Configurations

30

Power-Up OSCIN and RESET

. . . . . . 63

 

10-Mbit/s MAC Interfaces (Ports 00±23)

30

Mechanical Data

. . . . . . 64

 

10-/100-Mbit/s MAC Interfaces (Ports 24±26)

34

 

 

 

10-/100-Mbit/s Port Configuration

34

 

 

 

10-/100-Mbit/s Port Configuration

 

 

 

 

in a Nonmanaged Switch

35

 

 

 

10-/100-Mbit/s Port Configuration

 

 

 

 

in a Managed Switch

36

 

 

 

 

 

 

 

 

POST OFFICE BOX 655303 DALLAS, TEXAS 75265

3

Image 3
Contents With 24 10-MBIT/S Ports and 3 10-/100-MBIT/S Ports TNETX3270 ThunderSWITCH 24/3 ETHERNET SwitchDescription With 24 10-MBIT/S Ports and 3 10-/100-MBIT/S PortsContents ThunderSWITCH 24/3 ETHERNETPGV Package TOP View  24/3 ThunderSWITCHTerminal Internal Description Name RESISTOR³ Terminal Internal Description Name Resistor 10-/100-Mbit/s MAC interface ports 24±26³10-/100-Mbit/s MAC interface ports 24±26 ² Terminal FunctionsDras Sdram interfaceDras Dcas DclkHost DIO interface Serial MII management PHY interface Eeprom interfaceJtag interface Power interface Summary of signal terminals by signal group functionMiscellaneous DIO register groups Internal Register and Statistics Memory MapVlan Detailed DIO Register Map Byte DIO AddressSIO VLAN7QID VLAN6QID VLAN1QID VLAN0QIDVLAN3QID VLAN2QID VLAN5QID VLAN4QIDVLAN23QID VLAN22QID VLAN17QID VLAN16QIDVLAN19QID VLAN18QID VLAN21QID VLAN20QIDFindcontrol Findnode7±0 Findnode15±8 IntenableTNETX3270 reset reinitializes the TNETX3270 0x40000x5FFF Findnode23±16 Findnode31±24 Findnode39±32 Findnode47±40State of DIO signals during hardware reset Interface descriptionReceiving/transmitting management frames Network management port Frame format on the NM port CRC Vlan IDFCS Tpid TCIShort frames MII serial management interface PHY managementMbit/s and 10-/100-Mbit/s MAC interface receive control Giant long framesAdaptive performance optimization APO transmit pacing Receive filtering of framesData transmission Transmit controlUplink pretagging Receive versus transmit prioritySource Port Source-Port Pretag EncodingReceived Pretag Port Assignments TAGPort 27 NM Eeprom interface Edio TNETX3270 Eclk SCL SDAGND Summary of Eeprom Load Outcomes Outcome Stop Load Initd ² Fault LED EclkInteraction of Eeprom load with the SIO register Summary of Eeprom load outcomesLED interface Jtag interfaceJtag Instruction Opcodes Highz instructionMulti-LED display Hardware configurationsLED Status Bit Definitions and Shift Order Lamp testTNETX3270 TNETE2008 Terminal Mbit/s Interface ConnectionsM03COL Port CLK Sync TXD3M03TXD M04TXD M06TXDConnecting to TNETE2008 PHY² 100-Mbit/s Interface Connections 10-/100-Mbit/s port configurationSwitch TNETE2101 Terminal 10-/100-Mbit/s MAC interfaces ports 24±26Speed Configuration ± MxxFORCE10 Duplex Configuration ± MxxFORCEHD10-/100-Mbit/s port configuration in a nonmanaged switch 10-/100-Mbit/s port configuration in a managed switch Held Sdram Terminal Terminal Function Sdram interface TNETX3270 Terminal Interface to SDRAMsSdram Terminals Not Driven by the TNETX3270 Terminals Sdram Terminal Function TNETX3270Refresh TNETX3270 State Terminal During ResetSDRAM-type and quantity indication InitializationFrame routing Vlan supportIale Address maintenance Ieee Std 802.1Q headers ± receptionIeee Std 802.1Q headers ± transmission Spanning-tree support Aging algorithmsFrame-routing determination Frame-Routing Algorithm SPWS043B ± November 1997 ± Revised April CDE Port mirroringFlow control Port trunking/load sharingIeee Std 802.3 flow control Collision-based flow controlPause frame reception Internal wrap test PHY TNETX3270 Duplex wrap testCopy to uplink Recommended operating conditions MIN NOM MAX UnitParameter Test Conditions MIN TYP MAX Unit Test measurement Parameter MIN MAX Unit MIN MAX Unit10-/100-Mbit/s MAC interface Timing requirements see Note 7 and Figure10-/100-Mbit/sreceive ports 24, 25 10-/100-Mbit/stransmit ports 24, 25, Timing requirements see FigureSdram command to command see Figure Dras Dcas TdDA Delay time, from Dclk ↑ to DA InvalidSdram subcycle DclkDIO/DMA interface DIO/DMA write cycleSDATA7± Z SDATA0 DIO/DMA read cycle Serial MII Management Read/Write Cycle Parameter TNETX3150 TNETX3150A Unit MIN MAX Eeprom² During hard reset, Ledclk runs continuously TdLEDDATA Delay time, from LEDCLK↑ to 1st LED invalidTtOSCIN Transition time, Oscin rise and fall Power-up Oscin and Reset Timing requirements see FigureTsuRESET Setup time Low before Oscin ↑ ThRESET Hold time Low after Oscin ↑Mechanical Data Important Notice