Texas Instruments TNETX3270 specifications Recommended operating conditions, MIN NOM MAX Unit

Page 51

TNETX3270

ThunderSWITCH24/3 ETHERNETSWITCH

WITH 24 10-MBIT/S PORTS AND 3 10-/100-MBIT/S PORTS

SPWS043B ± NOVEMBER 1997 ± REVISED APRIL 1999

absolute maximum ratings over operating junction temperature range (unless otherwise noted)²

Supply voltage range: VDD(2.5V)

. . . . . . . . . . . ±0.5 V to 2.7 V

VDD(3.3V)

. . . . . . . . . . . ±0.5 V to 3.6 V

Input voltage range, VI: Standard

±0.5 V to VDD(3.3V) + 0.4 V

Output voltage range, VO: Standard

±0.5 V to VDD(2.5V) + 0.5 V

Thermal impedance: Junction-to-ambient package, airflow = 0, ZθJA

. . . . . . . . . . . . . . . . . 15°C/W

Junction-to-ambient package, airflow = 150 fpm, ZθJA . . .

. . . . . . . . . . . . . . . . 11.5°C/W

Junction-to-case package, 0 ZθJC

. . . . . . . . . . . . . . . 1.08°C/W

Operating case temperature range, TC

. . . . . . . . . . . . . 0°C to 95°C

Storage temperature range, Tstg

. . . . . . . . . . ±65°C to 150°C

²Stresses beyond those listed under ªabsolute maximum ratingsº may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under ªrecommended operating conditionsº is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. Applies to external input buffers. Level-shifting inputs are relative to VDD(3.3V).

2. Applies to external output buffers. Level-shifting outputs are relative to VDD(3.3V).

recommended operating conditions

 

 

MIN

NOM

MAX

UNIT

 

 

 

 

 

 

VDD(2.5V)

Supply voltage

2.3

2.5

2.7

V

VDD(3.3V)

Supply voltage

3

3.3

3.6

V

VIH

High-level dc input voltage

2.3

 

3.3

V

VIL

Low-level dc input voltage

0

 

0.65

V

IOH

High-level output current

 

 

±2

mA

IOL

Low-level output current

 

 

±2

mA

electrical characteristics over recommended operating conditions (unless otherwise noted)

 

PARAMETER

TEST CONDITIONS

MIN TYP MAX

UNIT

 

 

 

 

 

 

VOH

High-level output voltage

IOH = rated

 

2.5

V

VOL

Low-level output voltage

IOL = rated

 

0.5

V

IIH

High-level input current

VI = VDD(3.3V)

 

1

μA

IIL

Low-level input current

VI = GND

 

±1

μA

IOZ

High-impedance-state output current

VO = VDD(3.3V),

VO = 0

±10

μA

IDD(2.5V)

Supply current

VDD(2.5V) = max,

f = 83.33 MHz

1.5

A

IDD(3.3V)

Supply current

VDD(3.3V) = max,

f = 83.33 MHz

0.175

A

Ci

Capacitance, input

 

 

6

pF

Co

Capacitance, output

 

 

6

pF

POST OFFICE BOX 655303 DALLAS, TEXAS 75265

51

Image 51
Contents With 24 10-MBIT/S Ports and 3 10-/100-MBIT/S Ports TNETX3270 ThunderSWITCH 24/3 ETHERNET SwitchDescription With 24 10-MBIT/S Ports and 3 10-/100-MBIT/S PortsContents ThunderSWITCH 24/3 ETHERNETPGV Package TOP View  24/3 ThunderSWITCHTerminal Internal Description Name RESISTOR³ Terminal Internal Description Name Resistor 10-/100-Mbit/s MAC interface ports 24±26³10-/100-Mbit/s MAC interface ports 24±26 ² Terminal FunctionsDras Sdram interfaceDras Dcas DclkHost DIO interface Serial MII management PHY interface Eeprom interfaceJtag interface Power interface Summary of signal terminals by signal group functionMiscellaneous DIO register groups Internal Register and Statistics Memory MapVlan Detailed DIO Register Map Byte DIO AddressSIO VLAN7QID VLAN6QID VLAN1QID VLAN0QIDVLAN3QID VLAN2QID VLAN5QID VLAN4QIDVLAN23QID VLAN22QID VLAN17QID VLAN16QIDVLAN19QID VLAN18QID VLAN21QID VLAN20QIDFindcontrol Findnode7±0 Findnode15±8 IntenableTNETX3270 reset reinitializes the TNETX3270 0x40000x5FFF Findnode23±16 Findnode31±24 Findnode39±32 Findnode47±40State of DIO signals during hardware reset Interface descriptionReceiving/transmitting management frames Network management port Frame format on the NM port CRC Vlan IDFCS Tpid TCIShort frames MII serial management interface PHY managementMbit/s and 10-/100-Mbit/s MAC interface receive control Giant long framesAdaptive performance optimization APO transmit pacing Receive filtering of framesData transmission Transmit controlUplink pretagging Receive versus transmit prioritySource Port Source-Port Pretag EncodingReceived Pretag Port Assignments TAGPort 27 NM Eeprom interface Edio TNETX3270 Eclk SCL SDAGND Summary of Eeprom Load Outcomes Outcome Stop Load Initd ² Fault LED EclkInteraction of Eeprom load with the SIO register Summary of Eeprom load outcomesLED interface Jtag interfaceJtag Instruction Opcodes Highz instructionMulti-LED display Hardware configurationsLED Status Bit Definitions and Shift Order Lamp testTNETX3270 TNETE2008 Terminal Mbit/s Interface ConnectionsM03COL Port CLK Sync TXD3M03TXD M04TXD M06TXDConnecting to TNETE2008 PHY² 100-Mbit/s Interface Connections 10-/100-Mbit/s port configurationSwitch TNETE2101 Terminal 10-/100-Mbit/s MAC interfaces ports 24±26Speed Configuration ± MxxFORCE10 Duplex Configuration ± MxxFORCEHD10-/100-Mbit/s port configuration in a nonmanaged switch 10-/100-Mbit/s port configuration in a managed switch Held Sdram Terminal Terminal Function Sdram interface TNETX3270 Terminal Interface to SDRAMsSdram Terminals Not Driven by the TNETX3270 Terminals Sdram Terminal Function TNETX3270Refresh TNETX3270 State Terminal During ResetSDRAM-type and quantity indication InitializationFrame routing Vlan supportIale Address maintenance Ieee Std 802.1Q headers ± receptionIeee Std 802.1Q headers ± transmission Spanning-tree support Aging algorithmsFrame-routing determination Frame-Routing Algorithm SPWS043B ± November 1997 ± Revised April CDE Port mirroringFlow control Port trunking/load sharingIeee Std 802.3 flow control Collision-based flow controlPause frame reception Internal wrap test PHY TNETX3270 Duplex wrap testCopy to uplink Recommended operating conditions MIN NOM MAX UnitParameter Test Conditions MIN TYP MAX Unit Test measurement Parameter MIN MAX Unit MIN MAX Unit10-/100-Mbit/s MAC interface Timing requirements see Note 7 and Figure10-/100-Mbit/sreceive ports 24, 25 10-/100-Mbit/stransmit ports 24, 25, Timing requirements see FigureSdram command to command see Figure Dras Dcas TdDA Delay time, from Dclk ↑ to DA InvalidSdram subcycle DclkDIO/DMA interface DIO/DMA write cycleSDATA7± Z SDATA0 DIO/DMA read cycle Serial MII Management Read/Write Cycle Parameter TNETX3150 TNETX3150A Unit MIN MAX Eeprom² During hard reset, Ledclk runs continuously TdLEDDATA Delay time, from LEDCLK↑ to 1st LED invalidTtOSCIN Transition time, Oscin rise and fall Power-up Oscin and Reset Timing requirements see FigureTsuRESET Setup time Low before Oscin ↑ ThRESET Hold time Low after Oscin ↑Mechanical Data Important Notice