1

Board Description and Memory Maps

Default Processor Memory Map

After a reset, the Raven ASIC and the Falcon chip set provide the default processor memory map as shown in the following table.

Table 1-2. Default Processor Memory Map

Processor Address

Size

Definition

Notes

 

 

Start

End

 

 

 

 

 

 

 

 

 

0000 0000

7FFF FFFF

2G

Not mapped

 

 

 

 

 

 

8000 0000

8001 FFFF

128K

PCI/ISA I/O Space

1

 

 

 

 

 

8002 0000

FEF7 FFFF

2G - 16M -

Not mapped

 

 

 

640K

 

 

 

 

 

 

 

FEF8 0000

FEF8 FFFF

64K

Falcon Registers

 

 

 

 

 

 

FEF9 0000

FEFE FFFF

384K

Not mapped

 

 

 

 

 

 

FEFF 0000

FEFF FFFF

64K

Raven Registers

 

 

 

 

 

 

FF00 0000

FFEF FFFF

15M

Not mapped

 

 

 

 

 

 

FFF0 0000

FFFF FFFF

1M

ROM/Flash Bank A or Bank B

2

 

 

 

 

 

Notes

1.This default map for PCI/ISA I/O space allows software to determine whether the system is MPC105-based or Falcon/Raven- based by examining either the PIB Device ID or the CPU Type register.

2.The first Megabyte of ROM/Flash bank A appears at this range after a reset if the rom_b_rv control bit is cleared. If the rom_b_rv control bit is set, then this address range maps to ROM/Flash bank B.

1-8

Computer Group Literature Center Web Site

Page 32
Image 32
Motorola MVME2300 Series manual Default Processor Memory Map, Processor Address Size Definition Start End